2011-03-21 09:58:24 +00:00
|
|
|
/*-
|
|
|
|
* Copyright (c) 2010 Isilon Systems, Inc.
|
|
|
|
* Copyright (c) 2010 iX Systems, Inc.
|
|
|
|
* Copyright (c) 2010 Panasas, Inc.
|
2016-01-21 17:52:55 +00:00
|
|
|
* Copyright (c) 2013-2016 Mellanox Technologies, Ltd.
|
2011-03-21 09:58:24 +00:00
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice unmodified, this list of conditions, and the following
|
|
|
|
* disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
|
|
|
* IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
|
|
|
* OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
|
|
|
* IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
|
|
|
* NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
|
|
|
* THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
2015-10-20 19:08:26 +00:00
|
|
|
*
|
|
|
|
* $FreeBSD$
|
2011-03-21 09:58:24 +00:00
|
|
|
*/
|
|
|
|
#ifndef _ASM_ATOMIC_H_
|
|
|
|
#define _ASM_ATOMIC_H_
|
|
|
|
|
|
|
|
#include <sys/cdefs.h>
|
|
|
|
#include <sys/types.h>
|
|
|
|
#include <machine/atomic.h>
|
|
|
|
|
2016-01-26 15:26:35 +00:00
|
|
|
#define ATOMIC_INIT(x) { .counter = (x) }
|
|
|
|
|
2011-03-21 09:58:24 +00:00
|
|
|
typedef struct {
|
2016-01-21 17:52:55 +00:00
|
|
|
volatile int counter;
|
2011-03-21 09:58:24 +00:00
|
|
|
} atomic_t;
|
|
|
|
|
2016-01-21 17:52:55 +00:00
|
|
|
/*------------------------------------------------------------------------*
|
|
|
|
* 32-bit atomic operations
|
|
|
|
*------------------------------------------------------------------------*/
|
|
|
|
|
2011-03-21 09:58:24 +00:00
|
|
|
#define atomic_add(i, v) atomic_add_return((i), (v))
|
|
|
|
#define atomic_sub(i, v) atomic_sub_return((i), (v))
|
|
|
|
#define atomic_inc_return(v) atomic_add_return(1, (v))
|
|
|
|
#define atomic_add_negative(i, v) (atomic_add_return((i), (v)) < 0)
|
2016-05-11 07:58:43 +00:00
|
|
|
#define atomic_add_and_test(i, v) (atomic_add_return((i), (v)) == 0)
|
2011-03-21 09:58:24 +00:00
|
|
|
#define atomic_sub_and_test(i, v) (atomic_sub_return((i), (v)) == 0)
|
|
|
|
#define atomic_dec_and_test(v) (atomic_sub_return(1, (v)) == 0)
|
|
|
|
#define atomic_inc_and_test(v) (atomic_add_return(1, (v)) == 0)
|
2016-01-21 17:52:55 +00:00
|
|
|
#define atomic_dec_return(v) atomic_sub_return(1, (v))
|
|
|
|
#define atomic_inc_not_zero(v) atomic_add_unless((v), 1, 0)
|
2011-03-21 09:58:24 +00:00
|
|
|
|
|
|
|
static inline int
|
|
|
|
atomic_add_return(int i, atomic_t *v)
|
|
|
|
{
|
|
|
|
return i + atomic_fetchadd_int(&v->counter, i);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int
|
|
|
|
atomic_sub_return(int i, atomic_t *v)
|
|
|
|
{
|
|
|
|
return atomic_fetchadd_int(&v->counter, -i) - i;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
atomic_set(atomic_t *v, int i)
|
|
|
|
{
|
|
|
|
atomic_store_rel_int(&v->counter, i);
|
|
|
|
}
|
|
|
|
|
2017-02-16 12:56:10 +00:00
|
|
|
static inline void
|
|
|
|
atomic_set_release(atomic_t *v, int i)
|
|
|
|
{
|
|
|
|
atomic_store_rel_int(&v->counter, i);
|
|
|
|
}
|
|
|
|
|
2016-05-11 07:58:43 +00:00
|
|
|
static inline void
|
|
|
|
atomic_set_mask(unsigned int mask, atomic_t *v)
|
|
|
|
{
|
|
|
|
atomic_set_int(&v->counter, mask);
|
|
|
|
}
|
|
|
|
|
2011-03-21 09:58:24 +00:00
|
|
|
static inline int
|
2017-02-16 12:20:57 +00:00
|
|
|
atomic_read(const atomic_t *v)
|
2011-03-21 09:58:24 +00:00
|
|
|
{
|
2017-02-16 12:20:57 +00:00
|
|
|
return atomic_load_acq_int(&__DECONST(atomic_t *, v)->counter);
|
2011-03-21 09:58:24 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline int
|
|
|
|
atomic_inc(atomic_t *v)
|
|
|
|
{
|
|
|
|
return atomic_fetchadd_int(&v->counter, 1) + 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int
|
|
|
|
atomic_dec(atomic_t *v)
|
|
|
|
{
|
|
|
|
return atomic_fetchadd_int(&v->counter, -1) - 1;
|
|
|
|
}
|
|
|
|
|
2016-01-21 17:52:55 +00:00
|
|
|
static inline int
|
|
|
|
atomic_add_unless(atomic_t *v, int a, int u)
|
2013-09-29 00:35:03 +00:00
|
|
|
{
|
2016-01-21 17:52:55 +00:00
|
|
|
int c;
|
2013-09-29 00:35:03 +00:00
|
|
|
|
2016-01-21 17:52:55 +00:00
|
|
|
for (;;) {
|
|
|
|
c = atomic_read(v);
|
|
|
|
if (unlikely(c == u))
|
|
|
|
break;
|
|
|
|
if (likely(atomic_cmpset_int(&v->counter, c, c + a)))
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return (c != u);
|
|
|
|
}
|
2013-09-29 00:35:03 +00:00
|
|
|
|
2016-05-11 07:58:43 +00:00
|
|
|
static inline void
|
|
|
|
atomic_clear_mask(unsigned int mask, atomic_t *v)
|
|
|
|
{
|
|
|
|
atomic_clear_int(&v->counter, mask);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int
|
|
|
|
atomic_xchg(atomic_t *v, int i)
|
|
|
|
{
|
|
|
|
#if defined(__i386__) || defined(__amd64__) || \
|
|
|
|
defined(__arm__) || defined(__aarch64__)
|
|
|
|
return (atomic_swap_int(&v->counter, i));
|
|
|
|
#else
|
|
|
|
int ret;
|
|
|
|
for (;;) {
|
|
|
|
ret = atomic_load_acq_int(&v->counter);
|
|
|
|
if (atomic_cmpset_int(&v->counter, ret, i))
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return (ret);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int
|
|
|
|
atomic_cmpxchg(atomic_t *v, int old, int new)
|
|
|
|
{
|
|
|
|
int ret = old;
|
|
|
|
|
|
|
|
for (;;) {
|
|
|
|
if (atomic_cmpset_int(&v->counter, old, new))
|
|
|
|
break;
|
|
|
|
ret = atomic_load_acq_int(&v->counter);
|
|
|
|
if (ret != old)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return (ret);
|
|
|
|
}
|
|
|
|
|
|
|
|
#define cmpxchg(ptr, old, new) ({ \
|
|
|
|
__typeof(*(ptr)) __ret = (old); \
|
|
|
|
CTASSERT(sizeof(__ret) == 4 || sizeof(__ret) == 8); \
|
|
|
|
for (;;) { \
|
|
|
|
if (sizeof(__ret) == 4) { \
|
|
|
|
if (atomic_cmpset_int((volatile int *) \
|
|
|
|
(ptr), (old), (new))) \
|
|
|
|
break; \
|
|
|
|
__ret = atomic_load_acq_int( \
|
|
|
|
(volatile int *)(ptr)); \
|
|
|
|
if (__ret != (old)) \
|
|
|
|
break; \
|
|
|
|
} else { \
|
|
|
|
if (atomic_cmpset_64( \
|
|
|
|
(volatile int64_t *)(ptr), \
|
|
|
|
(old), (new))) \
|
|
|
|
break; \
|
|
|
|
__ret = atomic_load_acq_64( \
|
|
|
|
(volatile int64_t *)(ptr)); \
|
|
|
|
if (__ret != (old)) \
|
|
|
|
break; \
|
|
|
|
} \
|
|
|
|
} \
|
|
|
|
__ret; \
|
|
|
|
})
|
|
|
|
|
|
|
|
#define LINUX_ATOMIC_OP(op, c_op) \
|
|
|
|
static inline void atomic_##op(int i, atomic_t *v) \
|
|
|
|
{ \
|
|
|
|
int c, old; \
|
|
|
|
\
|
|
|
|
c = v->counter; \
|
|
|
|
while ((old = atomic_cmpxchg(v, c, c c_op i)) != c) \
|
|
|
|
c = old; \
|
|
|
|
}
|
|
|
|
|
2017-02-16 12:56:10 +00:00
|
|
|
#define LINUX_ATOMIC_FETCH_OP(op, c_op) \
|
|
|
|
static inline int atomic_fetch_##op(int i, atomic_t *v) \
|
|
|
|
{ \
|
|
|
|
int c, old; \
|
|
|
|
\
|
|
|
|
c = v->counter; \
|
|
|
|
while ((old = atomic_cmpxchg(v, c, c c_op i)) != c) \
|
|
|
|
c = old; \
|
|
|
|
\
|
|
|
|
return (c); \
|
|
|
|
}
|
|
|
|
|
2016-05-11 07:58:43 +00:00
|
|
|
LINUX_ATOMIC_OP(or, |)
|
|
|
|
LINUX_ATOMIC_OP(and, &)
|
2017-02-16 12:56:10 +00:00
|
|
|
LINUX_ATOMIC_OP(andnot, &~)
|
2016-05-11 07:58:43 +00:00
|
|
|
LINUX_ATOMIC_OP(xor, ^)
|
|
|
|
|
2017-02-16 12:56:10 +00:00
|
|
|
LINUX_ATOMIC_FETCH_OP(or, |)
|
|
|
|
LINUX_ATOMIC_FETCH_OP(and, &)
|
|
|
|
LINUX_ATOMIC_FETCH_OP(andnot, &~)
|
|
|
|
LINUX_ATOMIC_FETCH_OP(xor, ^)
|
|
|
|
|
2016-01-21 17:52:55 +00:00
|
|
|
#endif /* _ASM_ATOMIC_H_ */
|