2009-06-02 17:52:33 +00:00
|
|
|
//===- InstrInfoEmitter.cpp - Generate a Instruction Set Desc. ------------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This tablegen backend is responsible for emitting a description of the target
|
|
|
|
// instruction set for the code generator.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "InstrInfoEmitter.h"
|
|
|
|
#include "CodeGenTarget.h"
|
2011-10-20 21:10:27 +00:00
|
|
|
#include "llvm/TableGen/Record.h"
|
2009-10-14 17:57:32 +00:00
|
|
|
#include "llvm/ADT/StringExtras.h"
|
2009-06-02 17:52:33 +00:00
|
|
|
#include <algorithm>
|
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
static void PrintDefList(const std::vector<Record*> &Uses,
|
2009-07-04 13:58:26 +00:00
|
|
|
unsigned Num, raw_ostream &OS) {
|
2009-06-02 17:52:33 +00:00
|
|
|
OS << "static const unsigned ImplicitList" << Num << "[] = { ";
|
|
|
|
for (unsigned i = 0, e = Uses.size(); i != e; ++i)
|
|
|
|
OS << getQualifiedName(Uses[i]) << ", ";
|
|
|
|
OS << "0 };\n";
|
|
|
|
}
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Instruction Itinerary Information.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
void InstrInfoEmitter::GatherItinClasses() {
|
|
|
|
std::vector<Record*> DefList =
|
|
|
|
Records.getAllDerivedDefinitions("InstrItinClass");
|
2010-03-21 10:49:05 +00:00
|
|
|
std::sort(DefList.begin(), DefList.end(), LessRecord());
|
2011-07-17 15:36:56 +00:00
|
|
|
|
2009-06-02 17:52:33 +00:00
|
|
|
for (unsigned i = 0, N = DefList.size(); i < N; i++)
|
|
|
|
ItinClassMap[DefList[i]->getName()] = i;
|
2011-07-17 15:36:56 +00:00
|
|
|
}
|
2009-06-02 17:52:33 +00:00
|
|
|
|
|
|
|
unsigned InstrInfoEmitter::getItinClassNumber(const Record *InstRec) {
|
|
|
|
return ItinClassMap[InstRec->getValueAsDef("Itinerary")->getName()];
|
|
|
|
}
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Operand Info Emission.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
std::vector<std::string>
|
|
|
|
InstrInfoEmitter::GetOperandInfo(const CodeGenInstruction &Inst) {
|
|
|
|
std::vector<std::string> Result;
|
2011-07-17 15:36:56 +00:00
|
|
|
|
2011-02-20 12:57:14 +00:00
|
|
|
for (unsigned i = 0, e = Inst.Operands.size(); i != e; ++i) {
|
2009-06-02 17:52:33 +00:00
|
|
|
// Handle aggregate operands and normal operands the same way by expanding
|
|
|
|
// either case into a list of operands for this op.
|
2011-02-20 12:57:14 +00:00
|
|
|
std::vector<CGIOperandList::OperandInfo> OperandList;
|
2009-06-02 17:52:33 +00:00
|
|
|
|
|
|
|
// This might be a multiple operand thing. Targets like X86 have
|
|
|
|
// registers in their multi-operand operands. It may also be an anonymous
|
|
|
|
// operand, which has a single operand, but no declared class for the
|
|
|
|
// operand.
|
2011-02-20 12:57:14 +00:00
|
|
|
DagInit *MIOI = Inst.Operands[i].MIOperandInfo;
|
2011-07-17 15:36:56 +00:00
|
|
|
|
2009-06-02 17:52:33 +00:00
|
|
|
if (!MIOI || MIOI->getNumArgs() == 0) {
|
|
|
|
// Single, anonymous, operand.
|
2011-02-20 12:57:14 +00:00
|
|
|
OperandList.push_back(Inst.Operands[i]);
|
2009-06-02 17:52:33 +00:00
|
|
|
} else {
|
2011-02-20 12:57:14 +00:00
|
|
|
for (unsigned j = 0, e = Inst.Operands[i].MINumOperands; j != e; ++j) {
|
|
|
|
OperandList.push_back(Inst.Operands[i]);
|
2009-06-02 17:52:33 +00:00
|
|
|
|
|
|
|
Record *OpR = dynamic_cast<DefInit*>(MIOI->getArg(j))->getDef();
|
|
|
|
OperandList.back().Rec = OpR;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
for (unsigned j = 0, e = OperandList.size(); j != e; ++j) {
|
|
|
|
Record *OpR = OperandList[j].Rec;
|
|
|
|
std::string Res;
|
2011-07-17 15:36:56 +00:00
|
|
|
|
|
|
|
if (OpR->isSubClassOf("RegisterOperand"))
|
|
|
|
OpR = OpR->getValueAsDef("RegClass");
|
2009-06-02 17:52:33 +00:00
|
|
|
if (OpR->isSubClassOf("RegisterClass"))
|
|
|
|
Res += getQualifiedName(OpR) + "RegClassID, ";
|
2009-10-14 17:57:32 +00:00
|
|
|
else if (OpR->isSubClassOf("PointerLikeRegClass"))
|
|
|
|
Res += utostr(OpR->getValueAsInt("RegClassKind")) + ", ";
|
2009-06-02 17:52:33 +00:00
|
|
|
else
|
2010-07-13 17:19:57 +00:00
|
|
|
// -1 means the operand does not have a fixed register class.
|
|
|
|
Res += "-1, ";
|
2011-07-17 15:36:56 +00:00
|
|
|
|
2009-06-02 17:52:33 +00:00
|
|
|
// Fill in applicable flags.
|
|
|
|
Res += "0";
|
2011-07-17 15:36:56 +00:00
|
|
|
|
2009-06-02 17:52:33 +00:00
|
|
|
// Ptr value whose register class is resolved via callback.
|
2009-10-14 17:57:32 +00:00
|
|
|
if (OpR->isSubClassOf("PointerLikeRegClass"))
|
2011-07-17 15:36:56 +00:00
|
|
|
Res += "|(1<<MCOI::LookupPtrRegClass)";
|
2009-06-02 17:52:33 +00:00
|
|
|
|
|
|
|
// Predicate operands. Check to see if the original unexpanded operand
|
|
|
|
// was of type PredicateOperand.
|
2011-02-20 12:57:14 +00:00
|
|
|
if (Inst.Operands[i].Rec->isSubClassOf("PredicateOperand"))
|
2011-07-17 15:36:56 +00:00
|
|
|
Res += "|(1<<MCOI::Predicate)";
|
|
|
|
|
2009-06-02 17:52:33 +00:00
|
|
|
// Optional def operands. Check to see if the original unexpanded operand
|
|
|
|
// was of type OptionalDefOperand.
|
2011-02-20 12:57:14 +00:00
|
|
|
if (Inst.Operands[i].Rec->isSubClassOf("OptionalDefOperand"))
|
2011-07-17 15:36:56 +00:00
|
|
|
Res += "|(1<<MCOI::OptionalDef)";
|
2009-06-02 17:52:33 +00:00
|
|
|
|
|
|
|
// Fill in constraint info.
|
2010-02-16 09:30:23 +00:00
|
|
|
Res += ", ";
|
2011-07-17 15:36:56 +00:00
|
|
|
|
2011-02-20 12:57:14 +00:00
|
|
|
const CGIOperandList::ConstraintInfo &Constraint =
|
|
|
|
Inst.Operands[i].Constraints[j];
|
2010-02-16 09:30:23 +00:00
|
|
|
if (Constraint.isNone())
|
|
|
|
Res += "0";
|
|
|
|
else if (Constraint.isEarlyClobber())
|
2011-07-17 15:36:56 +00:00
|
|
|
Res += "(1 << MCOI::EARLY_CLOBBER)";
|
2010-02-16 09:30:23 +00:00
|
|
|
else {
|
|
|
|
assert(Constraint.isTied());
|
|
|
|
Res += "((" + utostr(Constraint.getTiedOperand()) +
|
2011-07-17 15:36:56 +00:00
|
|
|
" << 16) | (1 << MCOI::TIED_TO))";
|
2010-02-16 09:30:23 +00:00
|
|
|
}
|
2011-07-17 15:36:56 +00:00
|
|
|
|
|
|
|
// Fill in operand type.
|
|
|
|
Res += ", MCOI::";
|
|
|
|
assert(!Inst.Operands[i].OperandType.empty() && "Invalid operand type.");
|
|
|
|
Res += Inst.Operands[i].OperandType;
|
|
|
|
|
2009-06-02 17:52:33 +00:00
|
|
|
Result.push_back(Res);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return Result;
|
|
|
|
}
|
|
|
|
|
2011-07-17 15:36:56 +00:00
|
|
|
void InstrInfoEmitter::EmitOperandInfo(raw_ostream &OS,
|
2009-06-02 17:52:33 +00:00
|
|
|
OperandInfoMapTy &OperandInfoIDs) {
|
|
|
|
// ID #0 is for no operand info.
|
|
|
|
unsigned OperandListNum = 0;
|
|
|
|
OperandInfoIDs[std::vector<std::string>()] = ++OperandListNum;
|
2011-07-17 15:36:56 +00:00
|
|
|
|
2009-06-02 17:52:33 +00:00
|
|
|
OS << "\n";
|
|
|
|
const CodeGenTarget &Target = CDP.getTargetInfo();
|
|
|
|
for (CodeGenTarget::inst_iterator II = Target.inst_begin(),
|
|
|
|
E = Target.inst_end(); II != E; ++II) {
|
2010-03-21 10:49:05 +00:00
|
|
|
std::vector<std::string> OperandInfo = GetOperandInfo(**II);
|
2009-06-02 17:52:33 +00:00
|
|
|
unsigned &N = OperandInfoIDs[OperandInfo];
|
|
|
|
if (N != 0) continue;
|
2011-07-17 15:36:56 +00:00
|
|
|
|
2009-06-02 17:52:33 +00:00
|
|
|
N = ++OperandListNum;
|
2011-07-17 15:36:56 +00:00
|
|
|
OS << "static const MCOperandInfo OperandInfo" << N << "[] = { ";
|
2009-06-02 17:52:33 +00:00
|
|
|
for (unsigned i = 0, e = OperandInfo.size(); i != e; ++i)
|
|
|
|
OS << "{ " << OperandInfo[i] << " }, ";
|
|
|
|
OS << "};\n";
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Main Output.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
// run - Emit the main instruction description records for the target...
|
2009-07-04 13:58:26 +00:00
|
|
|
void InstrInfoEmitter::run(raw_ostream &OS) {
|
2011-07-17 15:36:56 +00:00
|
|
|
emitEnums(OS);
|
|
|
|
|
2009-06-02 17:52:33 +00:00
|
|
|
GatherItinClasses();
|
|
|
|
|
|
|
|
EmitSourceFileHeader("Target Instruction Descriptors", OS);
|
2011-07-17 15:36:56 +00:00
|
|
|
|
|
|
|
OS << "\n#ifdef GET_INSTRINFO_MC_DESC\n";
|
|
|
|
OS << "#undef GET_INSTRINFO_MC_DESC\n";
|
|
|
|
|
2009-06-02 17:52:33 +00:00
|
|
|
OS << "namespace llvm {\n\n";
|
|
|
|
|
|
|
|
CodeGenTarget &Target = CDP.getTargetInfo();
|
|
|
|
const std::string &TargetName = Target.getName();
|
|
|
|
Record *InstrInfo = Target.getInstructionSet();
|
|
|
|
|
|
|
|
// Keep track of all of the def lists we have emitted already.
|
|
|
|
std::map<std::vector<Record*>, unsigned> EmittedLists;
|
|
|
|
unsigned ListNumber = 0;
|
2011-07-17 15:36:56 +00:00
|
|
|
|
2009-06-02 17:52:33 +00:00
|
|
|
// Emit all of the instruction's implicit uses and defs.
|
|
|
|
for (CodeGenTarget::inst_iterator II = Target.inst_begin(),
|
|
|
|
E = Target.inst_end(); II != E; ++II) {
|
2010-03-21 10:49:05 +00:00
|
|
|
Record *Inst = (*II)->TheDef;
|
2009-06-02 17:52:33 +00:00
|
|
|
std::vector<Record*> Uses = Inst->getValueAsListOfDefs("Uses");
|
|
|
|
if (!Uses.empty()) {
|
|
|
|
unsigned &IL = EmittedLists[Uses];
|
|
|
|
if (!IL) PrintDefList(Uses, IL = ++ListNumber, OS);
|
|
|
|
}
|
|
|
|
std::vector<Record*> Defs = Inst->getValueAsListOfDefs("Defs");
|
|
|
|
if (!Defs.empty()) {
|
|
|
|
unsigned &IL = EmittedLists[Defs];
|
|
|
|
if (!IL) PrintDefList(Defs, IL = ++ListNumber, OS);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
OperandInfoMapTy OperandInfoIDs;
|
2011-07-17 15:36:56 +00:00
|
|
|
|
2009-06-02 17:52:33 +00:00
|
|
|
// Emit all of the operand info records.
|
|
|
|
EmitOperandInfo(OS, OperandInfoIDs);
|
2011-07-17 15:36:56 +00:00
|
|
|
|
|
|
|
// Emit all of the MCInstrDesc records in their ENUM ordering.
|
2009-06-02 17:52:33 +00:00
|
|
|
//
|
2011-07-17 15:36:56 +00:00
|
|
|
OS << "\nMCInstrDesc " << TargetName << "Insts[] = {\n";
|
2010-03-21 10:49:05 +00:00
|
|
|
const std::vector<const CodeGenInstruction*> &NumberedInstructions =
|
|
|
|
Target.getInstructionsByEnumValue();
|
2009-06-02 17:52:33 +00:00
|
|
|
|
|
|
|
for (unsigned i = 0, e = NumberedInstructions.size(); i != e; ++i)
|
|
|
|
emitRecord(*NumberedInstructions[i], i, InstrInfo, EmittedLists,
|
2011-07-17 15:36:56 +00:00
|
|
|
OperandInfoIDs, OS);
|
|
|
|
OS << "};\n\n";
|
|
|
|
|
|
|
|
// MCInstrInfo initialization routine.
|
|
|
|
OS << "static inline void Init" << TargetName
|
|
|
|
<< "MCInstrInfo(MCInstrInfo *II) {\n";
|
|
|
|
OS << " II->InitMCInstrInfo(" << TargetName << "Insts, "
|
|
|
|
<< NumberedInstructions.size() << ");\n}\n\n";
|
|
|
|
|
|
|
|
OS << "} // End llvm namespace \n";
|
|
|
|
|
|
|
|
OS << "#endif // GET_INSTRINFO_MC_DESC\n\n";
|
|
|
|
|
|
|
|
// Create a TargetInstrInfo subclass to hide the MC layer initialization.
|
|
|
|
OS << "\n#ifdef GET_INSTRINFO_HEADER\n";
|
|
|
|
OS << "#undef GET_INSTRINFO_HEADER\n";
|
|
|
|
|
|
|
|
std::string ClassName = TargetName + "GenInstrInfo";
|
|
|
|
OS << "namespace llvm {\n";
|
|
|
|
OS << "struct " << ClassName << " : public TargetInstrInfoImpl {\n"
|
|
|
|
<< " explicit " << ClassName << "(int SO = -1, int DO = -1);\n"
|
|
|
|
<< "};\n";
|
|
|
|
OS << "} // End llvm namespace \n";
|
|
|
|
|
|
|
|
OS << "#endif // GET_INSTRINFO_HEADER\n\n";
|
|
|
|
|
|
|
|
OS << "\n#ifdef GET_INSTRINFO_CTOR\n";
|
|
|
|
OS << "#undef GET_INSTRINFO_CTOR\n";
|
|
|
|
|
|
|
|
OS << "namespace llvm {\n";
|
|
|
|
OS << "extern MCInstrDesc " << TargetName << "Insts[];\n";
|
|
|
|
OS << ClassName << "::" << ClassName << "(int SO, int DO)\n"
|
|
|
|
<< " : TargetInstrInfoImpl(SO, DO) {\n"
|
|
|
|
<< " InitMCInstrInfo(" << TargetName << "Insts, "
|
|
|
|
<< NumberedInstructions.size() << ");\n}\n";
|
2009-06-02 17:52:33 +00:00
|
|
|
OS << "} // End llvm namespace \n";
|
2011-07-17 15:36:56 +00:00
|
|
|
|
|
|
|
OS << "#endif // GET_INSTRINFO_CTOR\n\n";
|
2009-06-02 17:52:33 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void InstrInfoEmitter::emitRecord(const CodeGenInstruction &Inst, unsigned Num,
|
|
|
|
Record *InstrInfo,
|
|
|
|
std::map<std::vector<Record*>, unsigned> &EmittedLists,
|
|
|
|
const OperandInfoMapTy &OpInfo,
|
2009-07-04 13:58:26 +00:00
|
|
|
raw_ostream &OS) {
|
2009-06-02 17:52:33 +00:00
|
|
|
int MinOperands = 0;
|
2011-02-20 12:57:14 +00:00
|
|
|
if (!Inst.Operands.size() == 0)
|
2009-06-02 17:52:33 +00:00
|
|
|
// Each logical operand can be multiple MI operands.
|
2011-02-20 12:57:14 +00:00
|
|
|
MinOperands = Inst.Operands.back().MIOperandNo +
|
|
|
|
Inst.Operands.back().MINumOperands;
|
2009-06-02 17:52:33 +00:00
|
|
|
|
|
|
|
OS << " { ";
|
|
|
|
OS << Num << ",\t" << MinOperands << ",\t"
|
2011-07-17 15:36:56 +00:00
|
|
|
<< Inst.Operands.NumDefs << ",\t"
|
|
|
|
<< getItinClassNumber(Inst.TheDef) << ",\t"
|
|
|
|
<< Inst.TheDef->getValueAsInt("Size") << ",\t\""
|
|
|
|
<< Inst.TheDef->getName() << "\", 0";
|
2009-06-02 17:52:33 +00:00
|
|
|
|
|
|
|
// Emit all of the target indepedent flags...
|
2011-10-20 21:10:27 +00:00
|
|
|
if (Inst.isPseudo) OS << "|(1<<MCID::Pseudo)";
|
2011-07-17 15:36:56 +00:00
|
|
|
if (Inst.isReturn) OS << "|(1<<MCID::Return)";
|
|
|
|
if (Inst.isBranch) OS << "|(1<<MCID::Branch)";
|
|
|
|
if (Inst.isIndirectBranch) OS << "|(1<<MCID::IndirectBranch)";
|
|
|
|
if (Inst.isCompare) OS << "|(1<<MCID::Compare)";
|
|
|
|
if (Inst.isMoveImm) OS << "|(1<<MCID::MoveImm)";
|
|
|
|
if (Inst.isBitcast) OS << "|(1<<MCID::Bitcast)";
|
|
|
|
if (Inst.isBarrier) OS << "|(1<<MCID::Barrier)";
|
|
|
|
if (Inst.hasDelaySlot) OS << "|(1<<MCID::DelaySlot)";
|
|
|
|
if (Inst.isCall) OS << "|(1<<MCID::Call)";
|
|
|
|
if (Inst.canFoldAsLoad) OS << "|(1<<MCID::FoldableAsLoad)";
|
|
|
|
if (Inst.mayLoad) OS << "|(1<<MCID::MayLoad)";
|
|
|
|
if (Inst.mayStore) OS << "|(1<<MCID::MayStore)";
|
|
|
|
if (Inst.isPredicable) OS << "|(1<<MCID::Predicable)";
|
|
|
|
if (Inst.isConvertibleToThreeAddress) OS << "|(1<<MCID::ConvertibleTo3Addr)";
|
|
|
|
if (Inst.isCommutable) OS << "|(1<<MCID::Commutable)";
|
|
|
|
if (Inst.isTerminator) OS << "|(1<<MCID::Terminator)";
|
|
|
|
if (Inst.isReMaterializable) OS << "|(1<<MCID::Rematerializable)";
|
|
|
|
if (Inst.isNotDuplicable) OS << "|(1<<MCID::NotDuplicable)";
|
|
|
|
if (Inst.Operands.hasOptionalDef) OS << "|(1<<MCID::HasOptionalDef)";
|
|
|
|
if (Inst.usesCustomInserter) OS << "|(1<<MCID::UsesCustomInserter)";
|
2011-10-20 21:10:27 +00:00
|
|
|
if (Inst.hasPostISelHook) OS << "|(1<<MCID::HasPostISelHook)";
|
2011-07-17 15:36:56 +00:00
|
|
|
if (Inst.Operands.isVariadic)OS << "|(1<<MCID::Variadic)";
|
|
|
|
if (Inst.hasSideEffects) OS << "|(1<<MCID::UnmodeledSideEffects)";
|
|
|
|
if (Inst.isAsCheapAsAMove) OS << "|(1<<MCID::CheapAsAMove)";
|
|
|
|
if (Inst.hasExtraSrcRegAllocReq) OS << "|(1<<MCID::ExtraSrcRegAllocReq)";
|
|
|
|
if (Inst.hasExtraDefRegAllocReq) OS << "|(1<<MCID::ExtraDefRegAllocReq)";
|
2009-06-02 17:52:33 +00:00
|
|
|
|
|
|
|
// Emit all of the target-specific flags...
|
2010-04-06 15:52:58 +00:00
|
|
|
BitsInit *TSF = Inst.TheDef->getValueAsBitsInit("TSFlags");
|
|
|
|
if (!TSF) throw "no TSFlags?";
|
|
|
|
uint64_t Value = 0;
|
|
|
|
for (unsigned i = 0, e = TSF->getNumBits(); i != e; ++i) {
|
|
|
|
if (BitInit *Bit = dynamic_cast<BitInit*>(TSF->getBit(i)))
|
|
|
|
Value |= uint64_t(Bit->getValue()) << i;
|
|
|
|
else
|
|
|
|
throw "Invalid TSFlags bit in " + Inst.TheDef->getName();
|
|
|
|
}
|
|
|
|
OS << ", 0x";
|
|
|
|
OS.write_hex(Value);
|
2010-07-13 17:19:57 +00:00
|
|
|
OS << "ULL, ";
|
2009-06-02 17:52:33 +00:00
|
|
|
|
|
|
|
// Emit the implicit uses and defs lists...
|
|
|
|
std::vector<Record*> UseList = Inst.TheDef->getValueAsListOfDefs("Uses");
|
|
|
|
if (UseList.empty())
|
|
|
|
OS << "NULL, ";
|
|
|
|
else
|
|
|
|
OS << "ImplicitList" << EmittedLists[UseList] << ", ";
|
|
|
|
|
|
|
|
std::vector<Record*> DefList = Inst.TheDef->getValueAsListOfDefs("Defs");
|
|
|
|
if (DefList.empty())
|
|
|
|
OS << "NULL, ";
|
|
|
|
else
|
|
|
|
OS << "ImplicitList" << EmittedLists[DefList] << ", ";
|
|
|
|
|
|
|
|
// Emit the operand info.
|
|
|
|
std::vector<std::string> OperandInfo = GetOperandInfo(Inst);
|
|
|
|
if (OperandInfo.empty())
|
|
|
|
OS << "0";
|
|
|
|
else
|
|
|
|
OS << "OperandInfo" << OpInfo.find(OperandInfo)->second;
|
|
|
|
|
2010-04-06 15:52:58 +00:00
|
|
|
OS << " }, // Inst #" << Num << " = " << Inst.TheDef->getName() << "\n";
|
2009-06-02 17:52:33 +00:00
|
|
|
}
|
2011-07-17 15:36:56 +00:00
|
|
|
|
|
|
|
// emitEnums - Print out enum values for all of the instructions.
|
|
|
|
void InstrInfoEmitter::emitEnums(raw_ostream &OS) {
|
|
|
|
EmitSourceFileHeader("Target Instruction Enum Values", OS);
|
|
|
|
|
|
|
|
OS << "\n#ifdef GET_INSTRINFO_ENUM\n";
|
|
|
|
OS << "#undef GET_INSTRINFO_ENUM\n";
|
|
|
|
|
|
|
|
OS << "namespace llvm {\n\n";
|
|
|
|
|
|
|
|
CodeGenTarget Target(Records);
|
|
|
|
|
|
|
|
// We must emit the PHI opcode first...
|
|
|
|
std::string Namespace = Target.getInstNamespace();
|
|
|
|
|
|
|
|
if (Namespace.empty()) {
|
|
|
|
fprintf(stderr, "No instructions defined!\n");
|
|
|
|
exit(1);
|
|
|
|
}
|
|
|
|
|
|
|
|
const std::vector<const CodeGenInstruction*> &NumberedInstructions =
|
|
|
|
Target.getInstructionsByEnumValue();
|
|
|
|
|
|
|
|
OS << "namespace " << Namespace << " {\n";
|
|
|
|
OS << " enum {\n";
|
|
|
|
for (unsigned i = 0, e = NumberedInstructions.size(); i != e; ++i) {
|
|
|
|
OS << " " << NumberedInstructions[i]->TheDef->getName()
|
|
|
|
<< "\t= " << i << ",\n";
|
|
|
|
}
|
|
|
|
OS << " INSTRUCTION_LIST_END = " << NumberedInstructions.size() << "\n";
|
|
|
|
OS << " };\n}\n";
|
|
|
|
OS << "} // End llvm namespace \n";
|
|
|
|
|
|
|
|
OS << "#endif // GET_INSTRINFO_ENUM\n\n";
|
|
|
|
}
|