373bbe25ff
* Orion - 88F5181 - 88F5182 - 88F5281 * Kirkwood - 88F6281 * Discovery - MV78100 The above families of SOCs are built around CPU cores compliant with ARMv5TE instruction set architecture definition. They share a number of integrated peripherals. This commit brings support for the following basic elements: * GPIO * Interrupt controller * L1, L2 cache * Timers, watchdog, RTC * TWSI (I2C) * UART Other peripherals drivers will be introduced separately. Reviewed by: imp, marcel, stass (Thanks guys!) Obtained from: Marvell, Semihalf
190 lines
5.5 KiB
C
190 lines
5.5 KiB
C
/*-
|
|
* Copyright (C) 2008 MARVELL INTERNATIONAL LTD.
|
|
* All rights reserved.
|
|
*
|
|
* Developed by Semihalf.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions
|
|
* are met:
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer.
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution.
|
|
* 3. Neither the name of MARVELL nor the names of contributors
|
|
* may be used to endorse or promote products derived from this software
|
|
* without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND
|
|
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
|
|
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
|
|
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
|
|
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
|
|
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
|
|
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
|
|
* SUCH DAMAGE.
|
|
*/
|
|
|
|
#include <sys/cdefs.h>
|
|
__FBSDID("$FreeBSD$");
|
|
|
|
#include <sys/param.h>
|
|
#include <sys/systm.h>
|
|
#include <sys/bus.h>
|
|
|
|
#include <machine/bus.h>
|
|
|
|
#include <arm/mv/mvreg.h>
|
|
#include <arm/mv/mvvar.h>
|
|
|
|
#if 0
|
|
#include <arm/mv/mv_pci.h>
|
|
extern int platform_pci_get_irq(u_int bus, u_int slot, u_int func, u_int pin);
|
|
#endif
|
|
|
|
struct obio_device obio_devices[] = {
|
|
{ "ic", MV_IC_BASE, MV_IC_SIZE,
|
|
{ -1 },
|
|
{ -1 },
|
|
CPU_PM_CTRL_NONE
|
|
},
|
|
{ "timer", MV_TIMERS_BASE, MV_TIMERS_SIZE,
|
|
{ MV_INT_BRIDGE, -1 },
|
|
{ -1 },
|
|
CPU_PM_CTRL_NONE
|
|
},
|
|
{ "gpio", MV_GPIO_BASE, MV_GPIO_SIZE,
|
|
{ MV_INT_GPIO7_0, MV_INT_GPIO15_8,
|
|
MV_INT_GPIO23_16, MV_INT_GPIO31_24, -1 },
|
|
{ -1 },
|
|
CPU_PM_CTRL_NONE
|
|
},
|
|
{ "uart", MV_UART0_BASE, MV_UART_SIZE,
|
|
{ MV_INT_UART0, -1 },
|
|
{ -1 },
|
|
CPU_PM_CTRL_NONE
|
|
},
|
|
{ "uart", MV_UART1_BASE, MV_UART_SIZE,
|
|
{ MV_INT_UART1, -1 },
|
|
{ -1 },
|
|
CPU_PM_CTRL_NONE
|
|
},
|
|
{ "idma", MV_IDMA_BASE, MV_IDMA_SIZE,
|
|
{ MV_INT_IDMA_ERR, MV_INT_IDMA0, MV_INT_IDMA1,
|
|
MV_INT_IDMA2, MV_INT_IDMA3, -1 },
|
|
{ -1 },
|
|
CPU_PM_CTRL_NONE
|
|
},
|
|
{ "ehci", MV_USB0_BASE, MV_USB_SIZE,
|
|
{ MV_INT_USB_BERR, MV_INT_USB_CI, -1 },
|
|
{ -1 },
|
|
CPU_PM_CTRL_NONE
|
|
},
|
|
{ "mge", MV_ETH0_BASE, MV_ETH_SIZE,
|
|
{ MV_INT_GBERX, MV_INT_GBETX, MV_INT_GBEMISC,
|
|
MV_INT_GBESUM, MV_INT_GBEERR, -1 },
|
|
{ -1 },
|
|
CPU_PM_CTRL_NONE
|
|
},
|
|
{ "twsi", MV_TWSI_BASE, MV_TWSI_SIZE,
|
|
{ -1 }, { -1 },
|
|
CPU_PM_CTRL_NONE
|
|
},
|
|
{ "pcib", MV_PCIE_BASE, MV_PCIE_SIZE,
|
|
{ MV_INT_PEX0_ERR, -1 },
|
|
{ -1 },
|
|
CPU_PM_CTRL_NONE
|
|
},
|
|
{ "pcib", MV_PCI_BASE, MV_PCI_SIZE,
|
|
{ MV_INT_PCI_ERR, -1 },
|
|
{-1 },
|
|
CPU_PM_CTRL_NONE
|
|
},
|
|
{ NULL, 0, 0, { 0 } }
|
|
};
|
|
|
|
#if 0
|
|
const struct mv_pci_info pci_info[] = {
|
|
{ 1, MV_PCIE_IO_BASE, MV_PCIE_IO_SIZE,
|
|
MV_PCIE_MEM_BASE, MV_PCIE_MEM_SIZE,
|
|
NULL, MV_INT_PEX0
|
|
},
|
|
{ 0, MV_PCI_IO_BASE, MV_PCI_IO_SIZE,
|
|
MV_PCI_MEM_BASE, MV_PCI_MEM_SIZE,
|
|
platform_pci_get_irq, -1
|
|
},
|
|
};
|
|
#endif
|
|
|
|
struct resource_spec mv_gpio_spec[] = {
|
|
{ SYS_RES_MEMORY, 0, RF_ACTIVE },
|
|
{ SYS_RES_IRQ, 0, RF_ACTIVE },
|
|
{ SYS_RES_IRQ, 1, RF_ACTIVE },
|
|
{ SYS_RES_IRQ, 2, RF_ACTIVE },
|
|
{ SYS_RES_IRQ, 3, RF_ACTIVE },
|
|
{ -1, 0 }
|
|
};
|
|
|
|
const struct decode_win cpu_win_tbl[] = {
|
|
/* PCIE IO */
|
|
{ 4, 0x51, MV_PCIE_IO_PHYS_BASE, MV_PCIE_IO_SIZE, -1 },
|
|
|
|
/* PCI IO */
|
|
{ 3, 0x51, MV_PCI_IO_PHYS_BASE, MV_PCI_IO_SIZE, -1 },
|
|
|
|
/* PCIE MEM */
|
|
{ 4, 0x59, MV_PCIE_MEM_PHYS_BASE, MV_PCIE_MEM_SIZE, -1 },
|
|
|
|
/* PCI MEM */
|
|
{ 3, 0x59, MV_PCI_MEM_PHYS_BASE, MV_PCI_MEM_SIZE, -1 },
|
|
|
|
/* Device bus BOOT */
|
|
{ 1, 0x0f, MV_DEV_BOOT_PHYS_BASE, MV_DEV_BOOT_SIZE, -1 },
|
|
|
|
/* Device bus CS0 */
|
|
{ 1, 0x1e, MV_DEV_CS0_PHYS_BASE, MV_DEV_CS0_SIZE, -1 },
|
|
|
|
/* Device bus CS1 */
|
|
{ 1, 0x1d, MV_DEV_CS1_PHYS_BASE, MV_DEV_CS1_SIZE, -1 },
|
|
|
|
/* Device bus CS2 */
|
|
{ 1, 0x1b, MV_DEV_CS2_PHYS_BASE, MV_DEV_CS2_SIZE, -1 },
|
|
};
|
|
const struct decode_win *cpu_wins = cpu_win_tbl;
|
|
int cpu_wins_no = sizeof(cpu_win_tbl) / sizeof(struct decode_win);
|
|
|
|
/*
|
|
* Note: the decode windows table for IDMA does not explicitly have DRAM
|
|
* entries, which are not statically defined: active DDR banks (== windows)
|
|
* are established in run time from actual DDR windows settings. All active
|
|
* DDR banks are mapped into IDMA decode windows, so at least one IDMA decode
|
|
* window is occupied by the DDR bank; in case when all (MV_WIN_DDR_MAX)
|
|
* DDR banks are active, the remaining available IDMA decode windows for other
|
|
* targets is only MV_WIN_IDMA_MAX - MV_WIN_DDR_MAX.
|
|
*/
|
|
const struct decode_win idma_win_tbl[] = {
|
|
/* PCIE MEM */
|
|
{ 4, 0x59, MV_PCIE_MEM_PHYS_BASE, MV_PCIE_MEM_SIZE, -1 },
|
|
|
|
/* PCI MEM */
|
|
{ 3, 0x59, MV_PCI_MEM_PHYS_BASE, MV_PCI_MEM_SIZE, -1 },
|
|
|
|
/* Device bus BOOT */
|
|
{ 1, 0x0f, MV_DEV_BOOT_PHYS_BASE, MV_DEV_BOOT_SIZE, -1 },
|
|
|
|
/* Device bus CS0 */
|
|
{ 1, 0x1e, MV_DEV_CS0_PHYS_BASE, MV_DEV_CS0_SIZE, -1 },
|
|
|
|
/* Device bus CS1 */
|
|
{ 1, 0x1d, MV_DEV_CS1_PHYS_BASE, MV_DEV_CS1_SIZE, -1 },
|
|
|
|
/* Device bus CS2 */
|
|
{ 1, 0x1b, MV_DEV_CS2_PHYS_BASE, MV_DEV_CS2_SIZE, -1 },
|
|
};
|
|
const struct decode_win *idma_wins = idma_win_tbl;
|
|
int idma_wins_no = sizeof(idma_win_tbl) / sizeof(struct decode_win);
|