freebsd-dev/lib/Target/Sparc
2010-09-17 15:48:55 +00:00
..
AsmPrinter Update LLVM to r103004. 2010-05-04 16:11:02 +00:00
TargetInfo Update LLVM to r96341. 2010-02-16 09:30:23 +00:00
CMakeLists.txt Update LLVM to r103004. 2010-05-04 16:11:02 +00:00
DelaySlotFiller.cpp Vendor import of llvm r114020 (from the release_28 branch): 2010-09-17 15:48:55 +00:00
FPMover.cpp Vendor import of llvm r114020 (from the release_28 branch): 2010-09-17 15:48:55 +00:00
Makefile Update LLVM to r96341. 2010-02-16 09:30:23 +00:00
README.txt Update LLVM to 97654. 2010-03-03 17:27:15 +00:00
Sparc.h Update LLVM to r96341. 2010-02-16 09:30:23 +00:00
Sparc.td Vendor import of llvm r114020 (from the release_28 branch): 2010-09-17 15:48:55 +00:00
SparcCallingConv.td Import LLVM, at r72732. 2009-06-02 17:52:33 +00:00
SparcInstrFormats.td Import LLVM, at r72732. 2009-06-02 17:52:33 +00:00
SparcInstrInfo.cpp Vendor import of llvm r114020 (from the release_28 branch): 2010-09-17 15:48:55 +00:00
SparcInstrInfo.h Vendor import of llvm r114020 (from the release_28 branch): 2010-09-17 15:48:55 +00:00
SparcInstrInfo.td Vendor import of llvm r114020 (from the release_28 branch): 2010-09-17 15:48:55 +00:00
SparcISelDAGToDAG.cpp Vendor import of llvm r114020 (from the release_28 branch): 2010-09-17 15:48:55 +00:00
SparcISelLowering.cpp Update LLVM to r108243. 2010-07-13 17:19:57 +00:00
SparcISelLowering.h Update LLVM to r108243. 2010-07-13 17:19:57 +00:00
SparcMachineFunctionInfo.h Update LLVM to r103004. 2010-05-04 16:11:02 +00:00
SparcMCAsmInfo.cpp Update LLVM to r108428. 2010-07-15 17:06:11 +00:00
SparcMCAsmInfo.h Update LLVM to r108428. 2010-07-15 17:06:11 +00:00
SparcRegisterInfo.cpp Vendor import of llvm r114020 (from the release_28 branch): 2010-09-17 15:48:55 +00:00
SparcRegisterInfo.h Vendor import of llvm r114020 (from the release_28 branch): 2010-09-17 15:48:55 +00:00
SparcRegisterInfo.td Update LLVM to r104832. 2010-05-27 15:15:58 +00:00
SparcSelectionDAGInfo.cpp Update LLVM to r104832. 2010-05-27 15:15:58 +00:00
SparcSelectionDAGInfo.h Update LLVM to r104832. 2010-05-27 15:15:58 +00:00
SparcSubtarget.cpp Update LLVM to r96341. 2010-02-16 09:30:23 +00:00
SparcSubtarget.h Update LLVM to r96341. 2010-02-16 09:30:23 +00:00
SparcTargetMachine.cpp Update LLVM to r104832. 2010-05-27 15:15:58 +00:00
SparcTargetMachine.h Update LLVM to r104832. 2010-05-27 15:15:58 +00:00

To-do
-----

* Keep the address of the constant pool in a register instead of forming its
  address all of the time.
* We can fold small constant offsets into the %hi/%lo references to constant
  pool addresses as well.
* When in V9 mode, register allocate %icc[0-3].
* Add support for isel'ing UMUL_LOHI instead of marking it as Expand.
* Emit the 'Branch on Integer Register with Prediction' instructions.  It's
  not clear how to write a pattern for this though:

float %t1(int %a, int* %p) {
        %C = seteq int %a, 0
        br bool %C, label %T, label %F
T:
        store int 123, int* %p
        br label %F
F:
        ret float undef
}

codegens to this:

t1:
        save -96, %o6, %o6
1)      subcc %i0, 0, %l0
1)      bne .LBBt1_2    ! F
        nop
.LBBt1_1:       ! T
        or %g0, 123, %l0
        st %l0, [%i1]
.LBBt1_2:       ! F
        restore %g0, %g0, %g0
        retl
        nop

1) should be replaced with a brz in V9 mode.

* Same as above, but emit conditional move on register zero (p192) in V9 
  mode.  Testcase:

int %t1(int %a, int %b) {
        %C = seteq int %a, 0
        %D = select bool %C, int %a, int %b
        ret int %D
}

* Emit MULX/[SU]DIVX instructions in V9 mode instead of fiddling 
  with the Y register, if they are faster.

* Codegen bswap(load)/store(bswap) -> load/store ASI

* Implement frame pointer elimination, e.g. eliminate save/restore for 
  leaf fns.
* Fill delay slots

* Implement JIT support