3a6a9a3bcc
from the git tree. This merges a lot that we're not using, but there's too many files to be selective and have a hope of catching everything. If there are conflicts with the rest of the tree, we'll resolve them on a case by case basis. MFC after: 2 weeks Sponsored by: Netflix, Inc.
46 lines
1.0 KiB
Plaintext
46 lines
1.0 KiB
Plaintext
/*
|
|
* Copyright (C) 2014 Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
|
|
*
|
|
* This file is licensed under the terms of the GNU General Public
|
|
* License version 2. This program is licensed "as is" without any
|
|
* warranty of any kind, whether express or implied.
|
|
*/
|
|
|
|
#include "orion5x.dtsi"
|
|
|
|
/ {
|
|
compatible = "marvell,orion5x-88f5182", "marvell,orion5x";
|
|
|
|
soc {
|
|
compatible = "marvell,orion5x-88f5182-mbus", "simple-bus";
|
|
|
|
internal-regs {
|
|
pinctrl: pinctrl@10000 {
|
|
compatible = "marvell,88f5182-pinctrl";
|
|
reg = <0x10000 0x8>, <0x10050 0x4>;
|
|
|
|
pmx_sata0: pmx-sata0 {
|
|
marvell,pins = "mpp12", "mpp14";
|
|
marvell,function = "sata0";
|
|
};
|
|
|
|
pmx_sata1: pmx-sata1 {
|
|
marvell,pins = "mpp13", "mpp15";
|
|
marvell,function = "sata1";
|
|
};
|
|
};
|
|
|
|
core_clk: core-clocks@10030 {
|
|
compatible = "marvell,mv88f5182-core-clock";
|
|
reg = <0x10010 0x4>;
|
|
#clock-cells = <1>;
|
|
};
|
|
|
|
mbusc: mbus-controller@20000 {
|
|
compatible = "marvell,mbus-controller";
|
|
reg = <0x20000 0x100>, <0x1500 0x20>;
|
|
};
|
|
};
|
|
};
|
|
};
|