2014-11-24 09:08:18 +00:00
|
|
|
; RUN: llc -mtriple=arm-eabi -mattr=+neon %s -o - | FileCheck %s
|
2009-10-14 17:57:32 +00:00
|
|
|
|
|
|
|
define <8 x i8> @vtrni8(<8 x i8>* %A, <8 x i8>* %B) nounwind {
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-LABEL: vtrni8:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: vldr d16, [r1]
|
|
|
|
; CHECK-NEXT: vldr d17, [r0]
|
|
|
|
; CHECK-NEXT: vtrn.8 d17, d16
|
|
|
|
; CHECK-NEXT: vadd.i8 d16, d17, d16
|
|
|
|
; CHECK-NEXT: vmov r0, r1, d16
|
|
|
|
; CHECK-NEXT: mov pc, lr
|
2015-05-27 18:44:32 +00:00
|
|
|
%tmp1 = load <8 x i8>, <8 x i8>* %A
|
|
|
|
%tmp2 = load <8 x i8>, <8 x i8>* %B
|
2009-10-14 17:57:32 +00:00
|
|
|
%tmp3 = shufflevector <8 x i8> %tmp1, <8 x i8> %tmp2, <8 x i32> <i32 0, i32 8, i32 2, i32 10, i32 4, i32 12, i32 6, i32 14>
|
|
|
|
%tmp4 = shufflevector <8 x i8> %tmp1, <8 x i8> %tmp2, <8 x i32> <i32 1, i32 9, i32 3, i32 11, i32 5, i32 13, i32 7, i32 15>
|
|
|
|
%tmp5 = add <8 x i8> %tmp3, %tmp4
|
|
|
|
ret <8 x i8> %tmp5
|
|
|
|
}
|
|
|
|
|
2015-06-21 13:59:01 +00:00
|
|
|
define <16 x i8> @vtrni8_Qres(<8 x i8>* %A, <8 x i8>* %B) nounwind {
|
|
|
|
; CHECK-LABEL: vtrni8_Qres:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-12-30 11:46:15 +00:00
|
|
|
; CHECK-NEXT: vldr [[LDR1:d[0-9]+]], [r1]
|
|
|
|
; CHECK-NEXT: vldr [[LDR0:d[0-9]+]], [r0]
|
|
|
|
; CHECK-NEXT: vtrn.8 [[LDR0]], [[LDR1]]
|
|
|
|
; CHECK-NEXT: vmov r0, r1, [[LDR0]]
|
|
|
|
; CHECK-NEXT: vmov r2, r3, [[LDR1]]
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: mov pc, lr
|
|
|
|
%tmp1 = load <8 x i8>, <8 x i8>* %A
|
|
|
|
%tmp2 = load <8 x i8>, <8 x i8>* %B
|
|
|
|
%tmp3 = shufflevector <8 x i8> %tmp1, <8 x i8> %tmp2, <16 x i32> <i32 0, i32 8, i32 2, i32 10, i32 4, i32 12, i32 6, i32 14, i32 1, i32 9, i32 3, i32 11, i32 5, i32 13, i32 7, i32 15>
|
|
|
|
ret <16 x i8> %tmp3
|
|
|
|
}
|
|
|
|
|
2009-10-14 17:57:32 +00:00
|
|
|
define <4 x i16> @vtrni16(<4 x i16>* %A, <4 x i16>* %B) nounwind {
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-LABEL: vtrni16:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: vldr d16, [r1]
|
|
|
|
; CHECK-NEXT: vldr d17, [r0]
|
|
|
|
; CHECK-NEXT: vtrn.16 d17, d16
|
|
|
|
; CHECK-NEXT: vadd.i16 d16, d17, d16
|
|
|
|
; CHECK-NEXT: vmov r0, r1, d16
|
|
|
|
; CHECK-NEXT: mov pc, lr
|
2015-05-27 18:44:32 +00:00
|
|
|
%tmp1 = load <4 x i16>, <4 x i16>* %A
|
|
|
|
%tmp2 = load <4 x i16>, <4 x i16>* %B
|
2009-10-14 17:57:32 +00:00
|
|
|
%tmp3 = shufflevector <4 x i16> %tmp1, <4 x i16> %tmp2, <4 x i32> <i32 0, i32 4, i32 2, i32 6>
|
|
|
|
%tmp4 = shufflevector <4 x i16> %tmp1, <4 x i16> %tmp2, <4 x i32> <i32 1, i32 5, i32 3, i32 7>
|
|
|
|
%tmp5 = add <4 x i16> %tmp3, %tmp4
|
|
|
|
ret <4 x i16> %tmp5
|
|
|
|
}
|
|
|
|
|
2015-06-21 13:59:01 +00:00
|
|
|
define <8 x i16> @vtrni16_Qres(<4 x i16>* %A, <4 x i16>* %B) nounwind {
|
|
|
|
; CHECK-LABEL: vtrni16_Qres:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-12-30 11:46:15 +00:00
|
|
|
; CHECK-NEXT: vldr [[LDR1:d[0-9]+]], [r1]
|
|
|
|
; CHECK-NEXT: vldr [[LDR0:d[0-9]+]], [r0]
|
|
|
|
; CHECK-NEXT: vtrn.16 [[LDR0]], [[LDR1]]
|
|
|
|
; CHECK-NEXT: vmov r0, r1, [[LDR0]]
|
|
|
|
; CHECK-NEXT: vmov r2, r3, [[LDR1]]
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: mov pc, lr
|
|
|
|
%tmp1 = load <4 x i16>, <4 x i16>* %A
|
|
|
|
%tmp2 = load <4 x i16>, <4 x i16>* %B
|
|
|
|
%tmp3 = shufflevector <4 x i16> %tmp1, <4 x i16> %tmp2, <8 x i32> <i32 0, i32 4, i32 2, i32 6, i32 1, i32 5, i32 3, i32 7>
|
|
|
|
ret <8 x i16> %tmp3
|
|
|
|
}
|
|
|
|
|
2009-10-14 17:57:32 +00:00
|
|
|
define <2 x i32> @vtrni32(<2 x i32>* %A, <2 x i32>* %B) nounwind {
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-LABEL: vtrni32:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: vldr d16, [r1]
|
|
|
|
; CHECK-NEXT: vldr d17, [r0]
|
|
|
|
; CHECK-NEXT: vtrn.32 d17, d16
|
2017-01-14 15:37:50 +00:00
|
|
|
; CHECK-NEXT: vmul.i32 d16, d17, d16
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: vmov r0, r1, d16
|
|
|
|
; CHECK-NEXT: mov pc, lr
|
2015-05-27 18:44:32 +00:00
|
|
|
%tmp1 = load <2 x i32>, <2 x i32>* %A
|
|
|
|
%tmp2 = load <2 x i32>, <2 x i32>* %B
|
2009-10-14 17:57:32 +00:00
|
|
|
%tmp3 = shufflevector <2 x i32> %tmp1, <2 x i32> %tmp2, <2 x i32> <i32 0, i32 2>
|
|
|
|
%tmp4 = shufflevector <2 x i32> %tmp1, <2 x i32> %tmp2, <2 x i32> <i32 1, i32 3>
|
2017-01-14 15:37:50 +00:00
|
|
|
%tmp5 = mul <2 x i32> %tmp3, %tmp4
|
2009-10-14 17:57:32 +00:00
|
|
|
ret <2 x i32> %tmp5
|
|
|
|
}
|
|
|
|
|
2015-06-21 13:59:01 +00:00
|
|
|
define <4 x i32> @vtrni32_Qres(<2 x i32>* %A, <2 x i32>* %B) nounwind {
|
|
|
|
; CHECK-LABEL: vtrni32_Qres:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-12-30 11:46:15 +00:00
|
|
|
; CHECK-NEXT: vldr [[LDR1:d[0-9]+]], [r1]
|
|
|
|
; CHECK-NEXT: vldr [[LDR0:d[0-9]+]], [r0]
|
|
|
|
; CHECK-NEXT: vtrn.32 [[LDR0]], [[LDR1]]
|
|
|
|
; CHECK-NEXT: vmov r0, r1, [[LDR0]]
|
|
|
|
; CHECK-NEXT: vmov r2, r3, [[LDR1]]
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: mov pc, lr
|
|
|
|
%tmp1 = load <2 x i32>, <2 x i32>* %A
|
|
|
|
%tmp2 = load <2 x i32>, <2 x i32>* %B
|
|
|
|
%tmp3 = shufflevector <2 x i32> %tmp1, <2 x i32> %tmp2, <4 x i32> <i32 0, i32 2, i32 1, i32 3>
|
|
|
|
ret <4 x i32> %tmp3
|
|
|
|
}
|
|
|
|
|
2009-10-14 17:57:32 +00:00
|
|
|
define <2 x float> @vtrnf(<2 x float>* %A, <2 x float>* %B) nounwind {
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-LABEL: vtrnf:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: vldr d16, [r1]
|
|
|
|
; CHECK-NEXT: vldr d17, [r0]
|
|
|
|
; CHECK-NEXT: vtrn.32 d17, d16
|
|
|
|
; CHECK-NEXT: vadd.f32 d16, d17, d16
|
|
|
|
; CHECK-NEXT: vmov r0, r1, d16
|
|
|
|
; CHECK-NEXT: mov pc, lr
|
2015-05-27 18:44:32 +00:00
|
|
|
%tmp1 = load <2 x float>, <2 x float>* %A
|
|
|
|
%tmp2 = load <2 x float>, <2 x float>* %B
|
2009-10-14 17:57:32 +00:00
|
|
|
%tmp3 = shufflevector <2 x float> %tmp1, <2 x float> %tmp2, <2 x i32> <i32 0, i32 2>
|
|
|
|
%tmp4 = shufflevector <2 x float> %tmp1, <2 x float> %tmp2, <2 x i32> <i32 1, i32 3>
|
2010-05-04 16:11:02 +00:00
|
|
|
%tmp5 = fadd <2 x float> %tmp3, %tmp4
|
2009-10-14 17:57:32 +00:00
|
|
|
ret <2 x float> %tmp5
|
|
|
|
}
|
|
|
|
|
2015-06-21 13:59:01 +00:00
|
|
|
define <4 x float> @vtrnf_Qres(<2 x float>* %A, <2 x float>* %B) nounwind {
|
|
|
|
; CHECK-LABEL: vtrnf_Qres:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-12-30 11:46:15 +00:00
|
|
|
; CHECK-NEXT: vldr [[LDR1:d[0-9]+]], [r1]
|
|
|
|
; CHECK-NEXT: vldr [[LDR0:d[0-9]+]], [r0]
|
|
|
|
; CHECK-NEXT: vtrn.32 [[LDR0]], [[LDR1]]
|
|
|
|
; CHECK-NEXT: vmov r0, r1, [[LDR0]]
|
|
|
|
; CHECK-NEXT: vmov r2, r3, [[LDR1]]
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: mov pc, lr
|
|
|
|
%tmp1 = load <2 x float>, <2 x float>* %A
|
|
|
|
%tmp2 = load <2 x float>, <2 x float>* %B
|
|
|
|
%tmp3 = shufflevector <2 x float> %tmp1, <2 x float> %tmp2, <4 x i32> <i32 0, i32 2, i32 1, i32 3>
|
|
|
|
ret <4 x float> %tmp3
|
|
|
|
}
|
|
|
|
|
2009-10-14 17:57:32 +00:00
|
|
|
define <16 x i8> @vtrnQi8(<16 x i8>* %A, <16 x i8>* %B) nounwind {
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-LABEL: vtrnQi8:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: vld1.64 {d16, d17}, [r1]
|
|
|
|
; CHECK-NEXT: vld1.64 {d18, d19}, [r0]
|
|
|
|
; CHECK-NEXT: vtrn.8 q9, q8
|
|
|
|
; CHECK-NEXT: vadd.i8 q8, q9, q8
|
|
|
|
; CHECK-NEXT: vmov r0, r1, d16
|
|
|
|
; CHECK-NEXT: vmov r2, r3, d17
|
|
|
|
; CHECK-NEXT: mov pc, lr
|
2015-05-27 18:44:32 +00:00
|
|
|
%tmp1 = load <16 x i8>, <16 x i8>* %A
|
|
|
|
%tmp2 = load <16 x i8>, <16 x i8>* %B
|
2009-10-14 17:57:32 +00:00
|
|
|
%tmp3 = shufflevector <16 x i8> %tmp1, <16 x i8> %tmp2, <16 x i32> <i32 0, i32 16, i32 2, i32 18, i32 4, i32 20, i32 6, i32 22, i32 8, i32 24, i32 10, i32 26, i32 12, i32 28, i32 14, i32 30>
|
|
|
|
%tmp4 = shufflevector <16 x i8> %tmp1, <16 x i8> %tmp2, <16 x i32> <i32 1, i32 17, i32 3, i32 19, i32 5, i32 21, i32 7, i32 23, i32 9, i32 25, i32 11, i32 27, i32 13, i32 29, i32 15, i32 31>
|
|
|
|
%tmp5 = add <16 x i8> %tmp3, %tmp4
|
|
|
|
ret <16 x i8> %tmp5
|
|
|
|
}
|
|
|
|
|
2015-06-21 13:59:01 +00:00
|
|
|
define <32 x i8> @vtrnQi8_QQres(<16 x i8>* %A, <16 x i8>* %B) nounwind {
|
|
|
|
; CHECK-LABEL: vtrnQi8_QQres:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: vld1.64 {d16, d17}, [r2]
|
|
|
|
; CHECK-NEXT: vld1.64 {d18, d19}, [r1]
|
|
|
|
; CHECK-NEXT: vtrn.8 q9, q8
|
|
|
|
; CHECK-NEXT: vst1.8 {d18, d19}, [r0:128]!
|
|
|
|
; CHECK-NEXT: vst1.64 {d16, d17}, [r0:128]
|
|
|
|
; CHECK-NEXT: mov pc, lr
|
|
|
|
%tmp1 = load <16 x i8>, <16 x i8>* %A
|
|
|
|
%tmp2 = load <16 x i8>, <16 x i8>* %B
|
|
|
|
%tmp3 = shufflevector <16 x i8> %tmp1, <16 x i8> %tmp2, <32 x i32> <i32 0, i32 16, i32 2, i32 18, i32 4, i32 20, i32 6, i32 22, i32 8, i32 24, i32 10, i32 26, i32 12, i32 28, i32 14, i32 30, i32 1, i32 17, i32 3, i32 19, i32 5, i32 21, i32 7, i32 23, i32 9, i32 25, i32 11, i32 27, i32 13, i32 29, i32 15, i32 31>
|
|
|
|
ret <32 x i8> %tmp3
|
|
|
|
}
|
|
|
|
|
2009-10-14 17:57:32 +00:00
|
|
|
define <8 x i16> @vtrnQi16(<8 x i16>* %A, <8 x i16>* %B) nounwind {
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-LABEL: vtrnQi16:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: vld1.64 {d16, d17}, [r1]
|
|
|
|
; CHECK-NEXT: vld1.64 {d18, d19}, [r0]
|
|
|
|
; CHECK-NEXT: vtrn.16 q9, q8
|
|
|
|
; CHECK-NEXT: vadd.i16 q8, q9, q8
|
|
|
|
; CHECK-NEXT: vmov r0, r1, d16
|
|
|
|
; CHECK-NEXT: vmov r2, r3, d17
|
|
|
|
; CHECK-NEXT: mov pc, lr
|
2015-05-27 18:44:32 +00:00
|
|
|
%tmp1 = load <8 x i16>, <8 x i16>* %A
|
|
|
|
%tmp2 = load <8 x i16>, <8 x i16>* %B
|
2009-10-14 17:57:32 +00:00
|
|
|
%tmp3 = shufflevector <8 x i16> %tmp1, <8 x i16> %tmp2, <8 x i32> <i32 0, i32 8, i32 2, i32 10, i32 4, i32 12, i32 6, i32 14>
|
|
|
|
%tmp4 = shufflevector <8 x i16> %tmp1, <8 x i16> %tmp2, <8 x i32> <i32 1, i32 9, i32 3, i32 11, i32 5, i32 13, i32 7, i32 15>
|
|
|
|
%tmp5 = add <8 x i16> %tmp3, %tmp4
|
|
|
|
ret <8 x i16> %tmp5
|
|
|
|
}
|
|
|
|
|
2015-06-21 13:59:01 +00:00
|
|
|
define <16 x i16> @vtrnQi16_QQres(<8 x i16>* %A, <8 x i16>* %B) nounwind {
|
|
|
|
; CHECK-LABEL: vtrnQi16_QQres:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: vld1.64 {d16, d17}, [r2]
|
|
|
|
; CHECK-NEXT: vld1.64 {d18, d19}, [r1]
|
|
|
|
; CHECK-NEXT: vtrn.16 q9, q8
|
|
|
|
; CHECK-NEXT: vst1.16 {d18, d19}, [r0:128]!
|
|
|
|
; CHECK-NEXT: vst1.64 {d16, d17}, [r0:128]
|
|
|
|
; CHECK-NEXT: mov pc, lr
|
|
|
|
%tmp1 = load <8 x i16>, <8 x i16>* %A
|
|
|
|
%tmp2 = load <8 x i16>, <8 x i16>* %B
|
|
|
|
%tmp3 = shufflevector <8 x i16> %tmp1, <8 x i16> %tmp2, <16 x i32> <i32 0, i32 8, i32 2, i32 10, i32 4, i32 12, i32 6, i32 14, i32 1, i32 9, i32 3, i32 11, i32 5, i32 13, i32 7, i32 15>
|
|
|
|
ret <16 x i16> %tmp3
|
|
|
|
}
|
|
|
|
|
2009-10-14 17:57:32 +00:00
|
|
|
define <4 x i32> @vtrnQi32(<4 x i32>* %A, <4 x i32>* %B) nounwind {
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-LABEL: vtrnQi32:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: vld1.64 {d16, d17}, [r1]
|
|
|
|
; CHECK-NEXT: vld1.64 {d18, d19}, [r0]
|
|
|
|
; CHECK-NEXT: vtrn.32 q9, q8
|
|
|
|
; CHECK-NEXT: vadd.i32 q8, q9, q8
|
|
|
|
; CHECK-NEXT: vmov r0, r1, d16
|
|
|
|
; CHECK-NEXT: vmov r2, r3, d17
|
|
|
|
; CHECK-NEXT: mov pc, lr
|
2015-05-27 18:44:32 +00:00
|
|
|
%tmp1 = load <4 x i32>, <4 x i32>* %A
|
|
|
|
%tmp2 = load <4 x i32>, <4 x i32>* %B
|
2009-10-14 17:57:32 +00:00
|
|
|
%tmp3 = shufflevector <4 x i32> %tmp1, <4 x i32> %tmp2, <4 x i32> <i32 0, i32 4, i32 2, i32 6>
|
|
|
|
%tmp4 = shufflevector <4 x i32> %tmp1, <4 x i32> %tmp2, <4 x i32> <i32 1, i32 5, i32 3, i32 7>
|
|
|
|
%tmp5 = add <4 x i32> %tmp3, %tmp4
|
|
|
|
ret <4 x i32> %tmp5
|
|
|
|
}
|
|
|
|
|
2015-06-21 13:59:01 +00:00
|
|
|
define <8 x i32> @vtrnQi32_QQres(<4 x i32>* %A, <4 x i32>* %B) nounwind {
|
|
|
|
; CHECK-LABEL: vtrnQi32_QQres:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: vld1.64 {d16, d17}, [r2]
|
|
|
|
; CHECK-NEXT: vld1.64 {d18, d19}, [r1]
|
|
|
|
; CHECK-NEXT: vtrn.32 q9, q8
|
|
|
|
; CHECK-NEXT: vst1.32 {d18, d19}, [r0:128]!
|
|
|
|
; CHECK-NEXT: vst1.64 {d16, d17}, [r0:128]
|
|
|
|
; CHECK-NEXT: mov pc, lr
|
|
|
|
%tmp1 = load <4 x i32>, <4 x i32>* %A
|
|
|
|
%tmp2 = load <4 x i32>, <4 x i32>* %B
|
|
|
|
%tmp3 = shufflevector <4 x i32> %tmp1, <4 x i32> %tmp2, <8 x i32> <i32 0, i32 4, i32 2, i32 6, i32 1, i32 5, i32 3, i32 7>
|
|
|
|
ret <8 x i32> %tmp3
|
|
|
|
}
|
|
|
|
|
2009-10-14 17:57:32 +00:00
|
|
|
define <4 x float> @vtrnQf(<4 x float>* %A, <4 x float>* %B) nounwind {
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-LABEL: vtrnQf:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: vld1.64 {d16, d17}, [r1]
|
|
|
|
; CHECK-NEXT: vld1.64 {d18, d19}, [r0]
|
|
|
|
; CHECK-NEXT: vtrn.32 q9, q8
|
|
|
|
; CHECK-NEXT: vadd.f32 q8, q9, q8
|
|
|
|
; CHECK-NEXT: vmov r0, r1, d16
|
|
|
|
; CHECK-NEXT: vmov r2, r3, d17
|
|
|
|
; CHECK-NEXT: mov pc, lr
|
2015-05-27 18:44:32 +00:00
|
|
|
%tmp1 = load <4 x float>, <4 x float>* %A
|
|
|
|
%tmp2 = load <4 x float>, <4 x float>* %B
|
2009-10-14 17:57:32 +00:00
|
|
|
%tmp3 = shufflevector <4 x float> %tmp1, <4 x float> %tmp2, <4 x i32> <i32 0, i32 4, i32 2, i32 6>
|
|
|
|
%tmp4 = shufflevector <4 x float> %tmp1, <4 x float> %tmp2, <4 x i32> <i32 1, i32 5, i32 3, i32 7>
|
2010-05-04 16:11:02 +00:00
|
|
|
%tmp5 = fadd <4 x float> %tmp3, %tmp4
|
2009-10-14 17:57:32 +00:00
|
|
|
ret <4 x float> %tmp5
|
|
|
|
}
|
2010-09-17 15:48:55 +00:00
|
|
|
|
2015-06-21 13:59:01 +00:00
|
|
|
define <8 x float> @vtrnQf_QQres(<4 x float>* %A, <4 x float>* %B) nounwind {
|
|
|
|
; CHECK-LABEL: vtrnQf_QQres:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: vld1.64 {d16, d17}, [r2]
|
|
|
|
; CHECK-NEXT: vld1.64 {d18, d19}, [r1]
|
|
|
|
; CHECK-NEXT: vtrn.32 q9, q8
|
|
|
|
; CHECK-NEXT: vst1.32 {d18, d19}, [r0:128]!
|
|
|
|
; CHECK-NEXT: vst1.64 {d16, d17}, [r0:128]
|
|
|
|
; CHECK-NEXT: mov pc, lr
|
|
|
|
%tmp1 = load <4 x float>, <4 x float>* %A
|
|
|
|
%tmp2 = load <4 x float>, <4 x float>* %B
|
|
|
|
%tmp3 = shufflevector <4 x float> %tmp1, <4 x float> %tmp2, <8 x i32> <i32 0, i32 4, i32 2, i32 6, i32 1, i32 5, i32 3, i32 7>
|
|
|
|
ret <8 x float> %tmp3
|
|
|
|
}
|
|
|
|
|
2010-09-17 15:48:55 +00:00
|
|
|
|
|
|
|
define <8 x i8> @vtrni8_undef(<8 x i8>* %A, <8 x i8>* %B) nounwind {
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-LABEL: vtrni8_undef:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: vldr d16, [r1]
|
|
|
|
; CHECK-NEXT: vldr d17, [r0]
|
|
|
|
; CHECK-NEXT: vtrn.8 d17, d16
|
|
|
|
; CHECK-NEXT: vadd.i8 d16, d17, d16
|
|
|
|
; CHECK-NEXT: vmov r0, r1, d16
|
|
|
|
; CHECK-NEXT: mov pc, lr
|
2015-05-27 18:44:32 +00:00
|
|
|
%tmp1 = load <8 x i8>, <8 x i8>* %A
|
|
|
|
%tmp2 = load <8 x i8>, <8 x i8>* %B
|
2010-09-17 15:48:55 +00:00
|
|
|
%tmp3 = shufflevector <8 x i8> %tmp1, <8 x i8> %tmp2, <8 x i32> <i32 0, i32 undef, i32 2, i32 10, i32 undef, i32 12, i32 6, i32 14>
|
|
|
|
%tmp4 = shufflevector <8 x i8> %tmp1, <8 x i8> %tmp2, <8 x i32> <i32 1, i32 9, i32 3, i32 11, i32 5, i32 undef, i32 undef, i32 15>
|
|
|
|
%tmp5 = add <8 x i8> %tmp3, %tmp4
|
|
|
|
ret <8 x i8> %tmp5
|
|
|
|
}
|
|
|
|
|
2015-06-21 13:59:01 +00:00
|
|
|
define <16 x i8> @vtrni8_undef_Qres(<8 x i8>* %A, <8 x i8>* %B) nounwind {
|
|
|
|
; CHECK-LABEL: vtrni8_undef_Qres:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-12-30 11:46:15 +00:00
|
|
|
; CHECK-NEXT: vldr [[LDR1:d[0-9]+]], [r1]
|
|
|
|
; CHECK-NEXT: vldr [[LDR0:d[0-9]+]], [r0]
|
|
|
|
; CHECK-NEXT: vtrn.8 [[LDR0]], [[LDR1]]
|
|
|
|
; CHECK-NEXT: vmov r0, r1, [[LDR0]]
|
|
|
|
; CHECK-NEXT: vmov r2, r3, [[LDR1]]
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: mov pc, lr
|
|
|
|
%tmp1 = load <8 x i8>, <8 x i8>* %A
|
|
|
|
%tmp2 = load <8 x i8>, <8 x i8>* %B
|
|
|
|
%tmp3 = shufflevector <8 x i8> %tmp1, <8 x i8> %tmp2, <16 x i32> <i32 0, i32 undef, i32 2, i32 10, i32 undef, i32 12, i32 6, i32 14, i32 1, i32 9, i32 3, i32 11, i32 5, i32 undef, i32 undef, i32 15>
|
|
|
|
ret <16 x i8> %tmp3
|
|
|
|
}
|
|
|
|
|
2010-09-17 15:48:55 +00:00
|
|
|
define <8 x i16> @vtrnQi16_undef(<8 x i16>* %A, <8 x i16>* %B) nounwind {
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-LABEL: vtrnQi16_undef:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: vld1.64 {d16, d17}, [r1]
|
|
|
|
; CHECK-NEXT: vld1.64 {d18, d19}, [r0]
|
|
|
|
; CHECK-NEXT: vtrn.16 q9, q8
|
|
|
|
; CHECK-NEXT: vadd.i16 q8, q9, q8
|
|
|
|
; CHECK-NEXT: vmov r0, r1, d16
|
|
|
|
; CHECK-NEXT: vmov r2, r3, d17
|
|
|
|
; CHECK-NEXT: mov pc, lr
|
2015-05-27 18:44:32 +00:00
|
|
|
%tmp1 = load <8 x i16>, <8 x i16>* %A
|
|
|
|
%tmp2 = load <8 x i16>, <8 x i16>* %B
|
2010-09-17 15:48:55 +00:00
|
|
|
%tmp3 = shufflevector <8 x i16> %tmp1, <8 x i16> %tmp2, <8 x i32> <i32 0, i32 8, i32 undef, i32 undef, i32 4, i32 12, i32 6, i32 14>
|
|
|
|
%tmp4 = shufflevector <8 x i16> %tmp1, <8 x i16> %tmp2, <8 x i32> <i32 1, i32 undef, i32 3, i32 11, i32 5, i32 13, i32 undef, i32 undef>
|
|
|
|
%tmp5 = add <8 x i16> %tmp3, %tmp4
|
|
|
|
ret <8 x i16> %tmp5
|
|
|
|
}
|
|
|
|
|
2015-06-21 13:59:01 +00:00
|
|
|
define <16 x i16> @vtrnQi16_undef_QQres(<8 x i16>* %A, <8 x i16>* %B) nounwind {
|
|
|
|
; CHECK-LABEL: vtrnQi16_undef_QQres:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2015-06-21 13:59:01 +00:00
|
|
|
; CHECK-NEXT: vld1.64 {d16, d17}, [r2]
|
|
|
|
; CHECK-NEXT: vld1.64 {d18, d19}, [r1]
|
|
|
|
; CHECK-NEXT: vtrn.16 q9, q8
|
|
|
|
; CHECK-NEXT: vst1.16 {d18, d19}, [r0:128]!
|
|
|
|
; CHECK-NEXT: vst1.64 {d16, d17}, [r0:128]
|
|
|
|
; CHECK-NEXT: mov pc, lr
|
|
|
|
%tmp1 = load <8 x i16>, <8 x i16>* %A
|
|
|
|
%tmp2 = load <8 x i16>, <8 x i16>* %B
|
|
|
|
%tmp3 = shufflevector <8 x i16> %tmp1, <8 x i16> %tmp2, <16 x i32> <i32 0, i32 8, i32 undef, i32 undef, i32 4, i32 12, i32 6, i32 14, i32 1, i32 undef, i32 3, i32 11, i32 5, i32 13, i32 undef, i32 undef>
|
|
|
|
ret <16 x i16> %tmp3
|
|
|
|
}
|
2015-12-30 11:46:15 +00:00
|
|
|
|
|
|
|
define <8 x i16> @vtrn_lower_shufflemask_undef(<4 x i16>* %A, <4 x i16>* %B) {
|
|
|
|
entry:
|
|
|
|
; CHECK-LABEL: vtrn_lower_shufflemask_undef
|
|
|
|
; CHECK: vtrn
|
|
|
|
%tmp1 = load <4 x i16>, <4 x i16>* %A
|
|
|
|
%tmp2 = load <4 x i16>, <4 x i16>* %B
|
|
|
|
%0 = shufflevector <4 x i16> %tmp1, <4 x i16> %tmp2, <8 x i32> <i32 undef, i32 undef, i32 undef, i32 undef, i32 1, i32 5, i32 3, i32 7>
|
|
|
|
ret <8 x i16> %0
|
|
|
|
}
|
|
|
|
|
|
|
|
; Here we get a build_vector node, where all the incoming extract_element
|
|
|
|
; values do modify the type. However, we get different input types, as some of
|
|
|
|
; them get truncated from i32 to i8 (from comparing cmp0 with cmp1) and some of
|
|
|
|
; them get truncated from i16 to i8 (from comparing cmp2 with cmp3).
|
|
|
|
define <8 x i8> @vtrn_mismatched_builvector0(<8 x i8> %tr0, <8 x i8> %tr1,
|
|
|
|
<4 x i32> %cmp0, <4 x i32> %cmp1,
|
|
|
|
<4 x i16> %cmp2, <4 x i16> %cmp3) {
|
2017-01-02 19:17:04 +00:00
|
|
|
; CHECK-LABEL: vtrn_mismatched_builvector0:
|
2015-12-30 11:46:15 +00:00
|
|
|
; CHECK: vmovn.i32
|
|
|
|
; CHECK: vbsl
|
|
|
|
%c0 = icmp ult <4 x i32> %cmp0, %cmp1
|
|
|
|
%c1 = icmp ult <4 x i16> %cmp2, %cmp3
|
|
|
|
%c = shufflevector <4 x i1> %c0, <4 x i1> %c1, <8 x i32> <i32 0, i32 4, i32 1, i32 5, i32 2, i32 6, i32 3, i32 7>
|
|
|
|
%rv = select <8 x i1> %c, <8 x i8> %tr0, <8 x i8> %tr1
|
|
|
|
ret <8 x i8> %rv
|
|
|
|
}
|
|
|
|
|
|
|
|
; Here we get a build_vector node, where half the incoming extract_element
|
|
|
|
; values do not modify the type (the values form cmp2), but half of them do
|
|
|
|
; (from the icmp operation).
|
|
|
|
define <8 x i8> @vtrn_mismatched_builvector1(<8 x i8> %tr0, <8 x i8> %tr1,
|
|
|
|
<4 x i32> %cmp0, <4 x i32> %cmp1, <4 x i8> *%cmp2_ptr) {
|
2017-01-02 19:17:04 +00:00
|
|
|
; CHECK-LABEL: vtrn_mismatched_builvector1:
|
2015-12-30 11:46:15 +00:00
|
|
|
; We need to extend the 4 x i8 to 4 x i16 in order to perform the vtrn
|
|
|
|
; CHECK: vmovl
|
|
|
|
; CHECK: vbsl
|
|
|
|
%cmp2_load = load <4 x i8>, <4 x i8> * %cmp2_ptr, align 4
|
|
|
|
%cmp2 = trunc <4 x i8> %cmp2_load to <4 x i1>
|
|
|
|
%c0 = icmp ult <4 x i32> %cmp0, %cmp1
|
|
|
|
%c = shufflevector <4 x i1> %c0, <4 x i1> %cmp2, <8 x i32> <i32 0, i32 4, i32 1, i32 5, i32 2, i32 6, i32 3, i32 7>
|
|
|
|
%rv = select <8 x i1> %c, <8 x i8> %tr0, <8 x i8> %tr1
|
|
|
|
ret <8 x i8> %rv
|
|
|
|
}
|
|
|
|
|
2017-01-02 19:17:04 +00:00
|
|
|
; The shuffle mask is half a vtrn; we duplicate the half to produce the
|
|
|
|
; full result.
|
2015-12-30 11:46:15 +00:00
|
|
|
define void @lower_twice_no_vtrn(<4 x i16>* %A, <4 x i16>* %B, <8 x i16>* %C) {
|
|
|
|
entry:
|
2017-01-02 19:17:04 +00:00
|
|
|
; CHECK-LABEL: lower_twice_no_vtrn:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2017-01-02 19:17:04 +00:00
|
|
|
; CHECK-NEXT: vldr d16, [r1]
|
|
|
|
; CHECK-NEXT: vldr d18, [r0]
|
|
|
|
; CHECK-NEXT: vtrn.16 d18, d16
|
|
|
|
; CHECK-NEXT: vorr d17, d16, d16
|
|
|
|
; CHECK-NEXT: vst1.64 {d16, d17}, [r2]
|
|
|
|
; CHECK-NEXT: mov pc, lr
|
2015-12-30 11:46:15 +00:00
|
|
|
%tmp1 = load <4 x i16>, <4 x i16>* %A
|
|
|
|
%tmp2 = load <4 x i16>, <4 x i16>* %B
|
|
|
|
%0 = shufflevector <4 x i16> %tmp1, <4 x i16> %tmp2, <8 x i32> <i32 undef, i32 5, i32 3, i32 7, i32 1, i32 5, i32 3, i32 7>
|
|
|
|
store <8 x i16> %0, <8 x i16>* %C
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2017-01-02 19:17:04 +00:00
|
|
|
; The shuffle mask is half a vtrn; we duplicate the half to produce the
|
|
|
|
; full result.
|
2015-12-30 11:46:15 +00:00
|
|
|
define void @upper_twice_no_vtrn(<4 x i16>* %A, <4 x i16>* %B, <8 x i16>* %C) {
|
|
|
|
entry:
|
2017-01-02 19:17:04 +00:00
|
|
|
; CHECK-LABEL: upper_twice_no_vtrn:
|
2017-12-18 20:10:56 +00:00
|
|
|
; CHECK: @ %bb.0:
|
2017-01-02 19:17:04 +00:00
|
|
|
; CHECK-NEXT: vldr d16, [r1]
|
|
|
|
; CHECK-NEXT: vldr d18, [r0]
|
|
|
|
; CHECK-NEXT: vtrn.16 d18, d16
|
|
|
|
; CHECK-NEXT: vorr d19, d18, d18
|
|
|
|
; CHECK-NEXT: vst1.64 {d18, d19}, [r2]
|
|
|
|
; CHECK-NEXT: mov pc, lr
|
2015-12-30 11:46:15 +00:00
|
|
|
%tmp1 = load <4 x i16>, <4 x i16>* %A
|
|
|
|
%tmp2 = load <4 x i16>, <4 x i16>* %B
|
|
|
|
%0 = shufflevector <4 x i16> %tmp1, <4 x i16> %tmp2, <8 x i32> <i32 0, i32 undef, i32 2, i32 6, i32 0, i32 4, i32 2, i32 6>
|
|
|
|
store <8 x i16> %0, <8 x i16>* %C
|
|
|
|
ret void
|
|
|
|
}
|