b3e9732a76
the legacy 8259A PICs. - Implement an ICH-comptabile PCI interrupt router on the lpc device with 8 steerable pins configured via config space access to byte-wide registers at 0x60-63 and 0x68-6b. - For each configured PCI INTx interrupt, route it to both an I/O APIC pin and a PCI interrupt router pin. When a PCI INTx interrupt is asserted, ensure that both pins are asserted. - Provide an initial routing of PCI interrupt router (PIRQ) pins to 8259A pins (ISA IRQs) and initialize the interrupt line config register for the corresponding PCI function with the ISA IRQ as this matches existing hardware. - Add a global _PIC method for OSPM to select the desired interrupt routing configuration. - Update the _PRT methods for PCI bridges to provide both APIC and legacy PRT tables and return the appropriate table based on the configured routing configuration. Note that if the lpc device is not configured, no routing information is provided. - When the lpc device is enabled, provide ACPI PCI link devices corresponding to each PIRQ pin. - Add a VMM ioctl to adjust the trigger mode (edge vs level) for 8259A pins via the ELCR. - Mark the power management SCI as level triggered. - Don't hardcode the number of elements in Packages in the source for the DSDT. iasl(8) will fill in the actual number of elements, and this makes it simpler to generate a Package with a variable number of elements. Reviewed by: tycho
305 lines
7.4 KiB
C
305 lines
7.4 KiB
C
/*-
|
|
* Copyright (c) 2013 Advanced Computing Technologies LLC
|
|
* Written by: John H. Baldwin <jhb@FreeBSD.org>
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions
|
|
* are met:
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer.
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
|
|
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
|
|
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
|
|
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
|
|
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
|
|
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
|
|
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
|
|
* SUCH DAMAGE.
|
|
*/
|
|
|
|
#include <sys/cdefs.h>
|
|
__FBSDID("$FreeBSD$");
|
|
|
|
#include <sys/types.h>
|
|
#include <machine/vmm.h>
|
|
|
|
#include <assert.h>
|
|
#include <pthread.h>
|
|
#include <signal.h>
|
|
#include <vmmapi.h>
|
|
|
|
#include "acpi.h"
|
|
#include "inout.h"
|
|
#include "mevent.h"
|
|
#include "pci_irq.h"
|
|
#include "pci_lpc.h"
|
|
|
|
static pthread_mutex_t pm_lock = PTHREAD_MUTEX_INITIALIZER;
|
|
static struct mevent *power_button;
|
|
static sig_t old_power_handler;
|
|
|
|
/*
|
|
* Reset Control register at I/O port 0xcf9. Bit 2 forces a system
|
|
* reset when it transitions from 0 to 1. Bit 1 selects the type of
|
|
* reset to attempt: 0 selects a "soft" reset, and 1 selects a "hard"
|
|
* reset.
|
|
*/
|
|
static int
|
|
reset_handler(struct vmctx *ctx, int vcpu, int in, int port, int bytes,
|
|
uint32_t *eax, void *arg)
|
|
{
|
|
static uint8_t reset_control;
|
|
|
|
if (bytes != 1)
|
|
return (-1);
|
|
if (in)
|
|
*eax = reset_control;
|
|
else {
|
|
reset_control = *eax;
|
|
|
|
/* Treat hard and soft resets the same. */
|
|
if (reset_control & 0x4)
|
|
return (INOUT_RESET);
|
|
}
|
|
return (0);
|
|
}
|
|
INOUT_PORT(reset_reg, 0xCF9, IOPORT_F_INOUT, reset_handler);
|
|
|
|
/*
|
|
* ACPI's SCI is a level-triggered interrupt.
|
|
*/
|
|
static int sci_active;
|
|
|
|
static void
|
|
sci_assert(struct vmctx *ctx)
|
|
{
|
|
|
|
if (sci_active)
|
|
return;
|
|
vm_isa_assert_irq(ctx, SCI_INT, SCI_INT);
|
|
sci_active = 1;
|
|
}
|
|
|
|
static void
|
|
sci_deassert(struct vmctx *ctx)
|
|
{
|
|
|
|
if (!sci_active)
|
|
return;
|
|
vm_isa_deassert_irq(ctx, SCI_INT, SCI_INT);
|
|
sci_active = 0;
|
|
}
|
|
|
|
/*
|
|
* Power Management 1 Event Registers
|
|
*
|
|
* The only power management event supported is a power button upon
|
|
* receiving SIGTERM.
|
|
*/
|
|
static uint16_t pm1_enable, pm1_status;
|
|
|
|
#define PM1_TMR_STS 0x0001
|
|
#define PM1_BM_STS 0x0010
|
|
#define PM1_GBL_STS 0x0020
|
|
#define PM1_PWRBTN_STS 0x0100
|
|
#define PM1_SLPBTN_STS 0x0200
|
|
#define PM1_RTC_STS 0x0400
|
|
#define PM1_WAK_STS 0x8000
|
|
|
|
#define PM1_TMR_EN 0x0001
|
|
#define PM1_GBL_EN 0x0020
|
|
#define PM1_PWRBTN_EN 0x0100
|
|
#define PM1_SLPBTN_EN 0x0200
|
|
#define PM1_RTC_EN 0x0400
|
|
|
|
static void
|
|
sci_update(struct vmctx *ctx)
|
|
{
|
|
int need_sci;
|
|
|
|
/* See if the SCI should be active or not. */
|
|
need_sci = 0;
|
|
if ((pm1_enable & PM1_TMR_EN) && (pm1_status & PM1_TMR_STS))
|
|
need_sci = 1;
|
|
if ((pm1_enable & PM1_GBL_EN) && (pm1_status & PM1_GBL_STS))
|
|
need_sci = 1;
|
|
if ((pm1_enable & PM1_PWRBTN_EN) && (pm1_status & PM1_PWRBTN_STS))
|
|
need_sci = 1;
|
|
if ((pm1_enable & PM1_SLPBTN_EN) && (pm1_status & PM1_SLPBTN_STS))
|
|
need_sci = 1;
|
|
if ((pm1_enable & PM1_RTC_EN) && (pm1_status & PM1_RTC_STS))
|
|
need_sci = 1;
|
|
if (need_sci)
|
|
sci_assert(ctx);
|
|
else
|
|
sci_deassert(ctx);
|
|
}
|
|
|
|
static int
|
|
pm1_status_handler(struct vmctx *ctx, int vcpu, int in, int port, int bytes,
|
|
uint32_t *eax, void *arg)
|
|
{
|
|
|
|
if (bytes != 2)
|
|
return (-1);
|
|
|
|
pthread_mutex_lock(&pm_lock);
|
|
if (in)
|
|
*eax = pm1_status;
|
|
else {
|
|
/*
|
|
* Writes are only permitted to clear certain bits by
|
|
* writing 1 to those flags.
|
|
*/
|
|
pm1_status &= ~(*eax & (PM1_WAK_STS | PM1_RTC_STS |
|
|
PM1_SLPBTN_STS | PM1_PWRBTN_STS | PM1_BM_STS));
|
|
sci_update(ctx);
|
|
}
|
|
pthread_mutex_unlock(&pm_lock);
|
|
return (0);
|
|
}
|
|
|
|
static int
|
|
pm1_enable_handler(struct vmctx *ctx, int vcpu, int in, int port, int bytes,
|
|
uint32_t *eax, void *arg)
|
|
{
|
|
|
|
if (bytes != 2)
|
|
return (-1);
|
|
|
|
pthread_mutex_lock(&pm_lock);
|
|
if (in)
|
|
*eax = pm1_enable;
|
|
else {
|
|
/*
|
|
* Only permit certain bits to be set. We never use
|
|
* the global lock, but ACPI-CA whines profusely if it
|
|
* can't set GBL_EN.
|
|
*/
|
|
pm1_enable = *eax & (PM1_PWRBTN_EN | PM1_GBL_EN);
|
|
sci_update(ctx);
|
|
}
|
|
pthread_mutex_unlock(&pm_lock);
|
|
return (0);
|
|
}
|
|
INOUT_PORT(pm1_status, PM1A_EVT_ADDR, IOPORT_F_INOUT, pm1_status_handler);
|
|
INOUT_PORT(pm1_enable, PM1A_EVT_ADDR + 2, IOPORT_F_INOUT, pm1_enable_handler);
|
|
|
|
static void
|
|
power_button_handler(int signal, enum ev_type type, void *arg)
|
|
{
|
|
struct vmctx *ctx;
|
|
|
|
ctx = arg;
|
|
pthread_mutex_lock(&pm_lock);
|
|
if (!(pm1_status & PM1_PWRBTN_STS)) {
|
|
pm1_status |= PM1_PWRBTN_STS;
|
|
sci_update(ctx);
|
|
}
|
|
pthread_mutex_unlock(&pm_lock);
|
|
}
|
|
|
|
/*
|
|
* Power Management 1 Control Register
|
|
*
|
|
* This is mostly unimplemented except that we wish to handle writes that
|
|
* set SPL_EN to handle S5 (soft power off).
|
|
*/
|
|
static uint16_t pm1_control;
|
|
|
|
#define PM1_SCI_EN 0x0001
|
|
#define PM1_SLP_TYP 0x1c00
|
|
#define PM1_SLP_EN 0x2000
|
|
#define PM1_ALWAYS_ZERO 0xc003
|
|
|
|
static int
|
|
pm1_control_handler(struct vmctx *ctx, int vcpu, int in, int port, int bytes,
|
|
uint32_t *eax, void *arg)
|
|
{
|
|
|
|
if (bytes != 2)
|
|
return (-1);
|
|
if (in)
|
|
*eax = pm1_control;
|
|
else {
|
|
/*
|
|
* Various bits are write-only or reserved, so force them
|
|
* to zero in pm1_control. Always preserve SCI_EN as OSPM
|
|
* can never change it.
|
|
*/
|
|
pm1_control = (pm1_control & PM1_SCI_EN) |
|
|
(*eax & ~(PM1_SLP_EN | PM1_ALWAYS_ZERO));
|
|
|
|
/*
|
|
* If SLP_EN is set, check for S5. Bhyve's _S5_ method
|
|
* says that '5' should be stored in SLP_TYP for S5.
|
|
*/
|
|
if (*eax & PM1_SLP_EN) {
|
|
if ((pm1_control & PM1_SLP_TYP) >> 10 == 5)
|
|
return (INOUT_POWEROFF);
|
|
}
|
|
}
|
|
return (0);
|
|
}
|
|
INOUT_PORT(pm1_control, PM1A_CNT_ADDR, IOPORT_F_INOUT, pm1_control_handler);
|
|
SYSRES_IO(PM1A_EVT_ADDR, 8);
|
|
|
|
/*
|
|
* ACPI SMI Command Register
|
|
*
|
|
* This write-only register is used to enable and disable ACPI.
|
|
*/
|
|
static int
|
|
smi_cmd_handler(struct vmctx *ctx, int vcpu, int in, int port, int bytes,
|
|
uint32_t *eax, void *arg)
|
|
{
|
|
|
|
assert(!in);
|
|
if (bytes != 1)
|
|
return (-1);
|
|
|
|
pthread_mutex_lock(&pm_lock);
|
|
switch (*eax) {
|
|
case BHYVE_ACPI_ENABLE:
|
|
pm1_control |= PM1_SCI_EN;
|
|
if (power_button == NULL) {
|
|
power_button = mevent_add(SIGTERM, EVF_SIGNAL,
|
|
power_button_handler, ctx);
|
|
old_power_handler = signal(SIGTERM, SIG_IGN);
|
|
}
|
|
break;
|
|
case BHYVE_ACPI_DISABLE:
|
|
pm1_control &= ~PM1_SCI_EN;
|
|
if (power_button != NULL) {
|
|
mevent_delete(power_button);
|
|
power_button = NULL;
|
|
signal(SIGTERM, old_power_handler);
|
|
}
|
|
break;
|
|
}
|
|
pthread_mutex_unlock(&pm_lock);
|
|
return (0);
|
|
}
|
|
INOUT_PORT(smi_cmd, SMI_CMD, IOPORT_F_OUT, smi_cmd_handler);
|
|
SYSRES_IO(SMI_CMD, 1);
|
|
|
|
void
|
|
sci_init(struct vmctx *ctx)
|
|
{
|
|
|
|
/*
|
|
* Mark ACPI's SCI as level trigger and bump its use count
|
|
* in the PIRQ router.
|
|
*/
|
|
pci_irq_use(SCI_INT);
|
|
vm_isa_set_irq_trigger(ctx, SCI_INT, LEVEL_TRIGGER);
|
|
}
|