2007-11-07 20:05:13 +00:00
|
|
|
/*-
|
2008-04-07 11:22:12 +00:00
|
|
|
* Copyright (c) 2007, 2008 Rui Paulo <rpaulo@FreeBSD.org>
|
2007-11-07 20:05:13 +00:00
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
|
|
|
* IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
|
|
|
|
* WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
|
|
|
|
* DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
|
|
|
|
* INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
|
|
|
|
* (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
|
|
|
|
* SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
|
|
|
|
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
|
|
|
|
* STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
|
|
|
|
* ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* $FreeBSD$
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
2014-09-22 16:20:38 +00:00
|
|
|
#define ASMC_MAXFANS 6
|
2007-11-07 20:05:13 +00:00
|
|
|
|
|
|
|
struct asmc_softc {
|
|
|
|
device_t sc_dev;
|
|
|
|
struct mtx sc_mtx;
|
|
|
|
int sc_nfan;
|
|
|
|
int16_t sms_rest_x;
|
|
|
|
int16_t sms_rest_y;
|
|
|
|
int16_t sms_rest_z;
|
|
|
|
struct sysctl_oid *sc_fan_tree[ASMC_MAXFANS+1];
|
|
|
|
struct sysctl_oid *sc_temp_tree;
|
|
|
|
struct sysctl_oid *sc_sms_tree;
|
|
|
|
struct sysctl_oid *sc_light_tree;
|
|
|
|
struct asmc_model *sc_model;
|
2008-04-07 11:22:12 +00:00
|
|
|
int sc_rid_port;
|
|
|
|
int sc_rid_irq;
|
|
|
|
struct resource *sc_ioport;
|
|
|
|
struct resource *sc_irq;
|
2007-11-07 20:05:13 +00:00
|
|
|
void *sc_cookie;
|
|
|
|
int sc_sms_intrtype;
|
|
|
|
struct taskqueue *sc_sms_tq;
|
|
|
|
struct task sc_sms_task;
|
2009-09-14 11:46:43 +00:00
|
|
|
uint8_t sc_sms_intr_works;
|
2007-11-07 20:05:13 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Data port.
|
|
|
|
*/
|
2008-04-07 11:22:12 +00:00
|
|
|
#define ASMC_DATAPORT_READ(sc) bus_read_1(sc->sc_ioport, 0x00)
|
|
|
|
#define ASMC_DATAPORT_WRITE(sc, val) \
|
2008-04-07 11:38:42 +00:00
|
|
|
bus_write_1(sc->sc_ioport, 0x00, val)
|
2007-11-07 20:05:13 +00:00
|
|
|
#define ASMC_STATUS_MASK 0x0f
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Command port.
|
|
|
|
*/
|
2008-04-07 11:22:12 +00:00
|
|
|
#define ASMC_CMDPORT_READ(sc) bus_read_1(sc->sc_ioport, 0x04)
|
|
|
|
#define ASMC_CMDPORT_WRITE(sc, val) \
|
2008-04-07 11:38:42 +00:00
|
|
|
bus_write_1(sc->sc_ioport, 0x04, val)
|
2007-11-07 20:05:13 +00:00
|
|
|
#define ASMC_CMDREAD 0x10
|
|
|
|
#define ASMC_CMDWRITE 0x11
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Interrupt port.
|
|
|
|
*/
|
2008-04-07 11:22:12 +00:00
|
|
|
#define ASMC_INTPORT_READ(sc) bus_read_1(sc->sc_ioport, 0x1f)
|
2007-11-07 20:05:13 +00:00
|
|
|
|
|
|
|
|
|
|
|
/* Number of keys */
|
2017-02-17 18:49:18 +00:00
|
|
|
#define ASMC_NKEYS "#KEY" /* RO; 4 bytes */
|
2007-11-07 20:05:13 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Fan control via SMC.
|
|
|
|
*/
|
|
|
|
#define ASMC_KEY_FANCOUNT "FNum" /* RO; 1 byte */
|
|
|
|
#define ASMC_KEY_FANMANUAL "FS! " /* RW; 2 bytes */
|
2014-09-22 16:20:38 +00:00
|
|
|
#define ASMC_KEY_FANID "F%dID" /* RO; 16 bytes */
|
2007-11-07 20:05:13 +00:00
|
|
|
#define ASMC_KEY_FANSPEED "F%dAc" /* RO; 2 bytes */
|
|
|
|
#define ASMC_KEY_FANMINSPEED "F%dMn" /* RO; 2 bytes */
|
|
|
|
#define ASMC_KEY_FANMAXSPEED "F%dMx" /* RO; 2 bytes */
|
|
|
|
#define ASMC_KEY_FANSAFESPEED "F%dSf" /* RO; 2 bytes */
|
|
|
|
#define ASMC_KEY_FANTARGETSPEED "F%dTg" /* RW; 2 bytes */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Sudden Motion Sensor (SMS).
|
|
|
|
*/
|
|
|
|
#define ASMC_SMS_INIT1 0xe0
|
2008-04-07 12:58:43 +00:00
|
|
|
#define ASMC_SMS_INIT2 0xf8
|
2007-11-07 20:05:13 +00:00
|
|
|
#define ASMC_KEY_SMS "MOCN" /* RW; 2 bytes */
|
|
|
|
#define ASMC_KEY_SMS_X "MO_X" /* RO; 2 bytes */
|
|
|
|
#define ASMC_KEY_SMS_Y "MO_Y" /* RO; 2 bytes */
|
|
|
|
#define ASMC_KEY_SMS_Z "MO_Z" /* RO; 2 bytes */
|
|
|
|
#define ASMC_KEY_SMS_LOW "MOLT" /* RW; 2 bytes */
|
|
|
|
#define ASMC_KEY_SMS_HIGH "MOHT" /* RW; 2 bytes */
|
|
|
|
#define ASMC_KEY_SMS_LOW_INT "MOLD" /* RW; 1 byte */
|
|
|
|
#define ASMC_KEY_SMS_HIGH_INT "MOHD" /* RW; 1 byte */
|
|
|
|
#define ASMC_KEY_SMS_FLAG "MSDW" /* RW; 1 byte */
|
|
|
|
#define ASMC_SMS_INTFF 0x60 /* Free fall Interrupt */
|
|
|
|
#define ASMC_SMS_INTHA 0x6f /* High Acceleration Interrupt */
|
|
|
|
#define ASMC_SMS_INTSH 0x80 /* Shock Interrupt */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Keyboard backlight.
|
|
|
|
*/
|
|
|
|
#define ASMC_KEY_LIGHTLEFT "ALV0" /* RO; 6 bytes */
|
|
|
|
#define ASMC_KEY_LIGHTRIGHT "ALV1" /* RO; 6 bytes */
|
|
|
|
#define ASMC_KEY_LIGHTVALUE "LKSB" /* WO; 2 bytes */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Clamshell.
|
|
|
|
*/
|
|
|
|
#define ASMC_KEY_CLAMSHELL "MSLD" /* RO; 1 byte */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Interrupt keys.
|
|
|
|
*/
|
|
|
|
#define ASMC_KEY_INTOK "NTOK" /* WO; 1 byte */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Temperatures.
|
|
|
|
*
|
2008-09-07 18:15:34 +00:00
|
|
|
* First for MacBook, second for MacBook Pro, third for Intel Mac Mini,
|
|
|
|
* fourth the Mac Pro 8-core and finally the MacBook Air.
|
2008-04-12 12:04:09 +00:00
|
|
|
*
|
2007-11-07 20:05:13 +00:00
|
|
|
*/
|
2008-04-12 12:04:09 +00:00
|
|
|
/* maximum array size for temperatures including the last NULL */
|
2014-09-22 16:20:38 +00:00
|
|
|
#define ASMC_TEMP_MAX 80
|
2007-11-07 20:05:13 +00:00
|
|
|
#define ASMC_MB_TEMPS { "TB0T", "TN0P", "TN1P", "Th0H", "Th1H", \
|
|
|
|
"TM0P", NULL }
|
|
|
|
#define ASMC_MB_TEMPNAMES { "enclosure", "northbridge1", \
|
|
|
|
"northbridge2", "heatsink1", \
|
|
|
|
"heatsink2", "memory", }
|
|
|
|
#define ASMC_MB_TEMPDESCS { "Enclosure Bottomside", \
|
|
|
|
"Northbridge Point 1", \
|
|
|
|
"Northbridge Point 2", "Heatsink 1", \
|
|
|
|
"Heatsink 2", "Memory Bank A", }
|
|
|
|
|
2016-05-02 19:15:16 +00:00
|
|
|
#define ASMC_MB31_TEMPS { "TB0T", "TN0P", "Th0H", "Th1H", \
|
|
|
|
"TM0P", NULL }
|
|
|
|
|
|
|
|
#define ASMC_MB31_TEMPNAMES { "enclosure", "northbridge1", \
|
|
|
|
"heatsink1", "heatsink2", \
|
|
|
|
"memory", }
|
|
|
|
|
|
|
|
#define ASMC_MB31_TEMPDESCS { "Enclosure Bottomside", \
|
|
|
|
"Northbridge Point 1", \
|
|
|
|
"Heatsink 1","Heatsink 2" \
|
2017-02-17 18:49:18 +00:00
|
|
|
"Memory Bank A", }
|
2016-05-02 19:15:16 +00:00
|
|
|
|
|
|
|
#define ASMC_MBP_TEMPS { "TB0T", "Th0H", "Th1H", "Tm0P", \
|
2007-11-07 20:05:13 +00:00
|
|
|
"TG0H", "TG0P", "TG0T", NULL }
|
|
|
|
|
|
|
|
#define ASMC_MBP_TEMPNAMES { "enclosure", "heatsink1", \
|
|
|
|
"heatsink2", "memory", "graphics", \
|
|
|
|
"graphicssink", "unknown", }
|
|
|
|
|
|
|
|
#define ASMC_MBP_TEMPDESCS { "Enclosure Bottomside", \
|
|
|
|
"Heatsink 1", "Heatsink 2", \
|
|
|
|
"Memory Controller", \
|
|
|
|
"Graphics Chip", "Graphics Heatsink", \
|
2017-02-17 18:49:18 +00:00
|
|
|
"Unknown", }
|
2007-11-07 20:05:13 +00:00
|
|
|
|
2009-06-26 10:23:17 +00:00
|
|
|
#define ASMC_MBP4_TEMPS { "TB0T", "Th0H", "Th1H", "Th2H", "Tm0P", \
|
|
|
|
"TG0H", "TG0D", "TC0D", "TC0P", "Ts0P", \
|
|
|
|
"TTF0", "TW0P", NULL }
|
|
|
|
|
|
|
|
#define ASMC_MBP4_TEMPNAMES { "enclosure", "heatsink1", "heatsink2", \
|
|
|
|
"heatsink3", "memory", "graphicssink", \
|
|
|
|
"graphics", "cpu", "cpu2", "unknown1", \
|
|
|
|
"unknown2", "wireless", }
|
|
|
|
|
|
|
|
#define ASMC_MBP4_TEMPDESCS { "Enclosure Bottomside", \
|
|
|
|
"Main Heatsink 1", "Main Heatsink 2", \
|
|
|
|
"Main Heatsink 3", \
|
|
|
|
"Memory Controller", \
|
|
|
|
"Graphics Chip Heatsink", \
|
|
|
|
"Graphics Chip Diode", \
|
|
|
|
"CPU Temperature Diode", "CPU Point 2", \
|
|
|
|
"Unknown", "Unknown", \
|
2017-02-17 18:49:18 +00:00
|
|
|
"Wireless Module", }
|
2009-06-26 10:23:17 +00:00
|
|
|
|
2016-05-03 17:11:33 +00:00
|
|
|
#define ASMC_MBP5_TEMPS { "TB0T", "TB1T", "TB2T", "TB3T", "TC0D", \
|
|
|
|
"TC0F", "TC0P", "TG0D", "TG0F", "TG0H", \
|
|
|
|
"TG0P", "TG0T", "TG1H", "TN0D", "TN0P", \
|
|
|
|
"TTF0", "Th2H", "Tm0P", "Ts0P", "Ts0S", \
|
2017-02-17 18:49:18 +00:00
|
|
|
NULL }
|
2016-05-03 17:11:33 +00:00
|
|
|
|
|
|
|
#define ASMC_MBP5_TEMPNAMES { "enclosure_bottom_0", "enclosure_bottom_1", \
|
|
|
|
"enclosure_bottom_2", "enclosure_bottom_3", \
|
|
|
|
"cpu_diode", "cpu", \
|
|
|
|
"cpu_pin", "gpu_diode", \
|
|
|
|
"gpu", "gpu_heatsink", \
|
|
|
|
"gpu_pin", "gpu_transistor", \
|
|
|
|
"gpu_2_heatsink", "northbridge_diode", \
|
|
|
|
"northbridge_pin", "unknown", \
|
|
|
|
"heatsink_2", "memory_controller", \
|
2017-02-17 18:49:18 +00:00
|
|
|
"pci_express_slot_pin", "pci_express_slot_unk" }
|
2016-05-03 17:11:33 +00:00
|
|
|
|
|
|
|
#define ASMC_MBP5_TEMPDESCS { "Enclosure Bottom 0", "Enclosure Bottom 1", \
|
|
|
|
"Enclosure Bottom 2", "Enclosure Bottom 3", \
|
|
|
|
"CPU Diode", "CPU ???", \
|
|
|
|
"CPU Pin", "GPU Diode", \
|
|
|
|
"GPU ???", "GPU Heatsink", \
|
|
|
|
"GPU Pin", "GPU Transistor", \
|
|
|
|
"GPU 2 Heatsink", "Northbridge Diode", \
|
|
|
|
"Northbridge Pin", "Unknown", \
|
|
|
|
"Heatsink 2", "Memory Controller", \
|
2017-02-17 18:49:18 +00:00
|
|
|
"PCI Express Slot Pin", "PCI Express Slot (unk)" }
|
2016-05-03 17:11:33 +00:00
|
|
|
|
2014-09-22 16:20:38 +00:00
|
|
|
#define ASMC_MBP8_TEMPS { "TB0T", "TB1T", "TB2T", "TC0C", "TC0D", \
|
|
|
|
"TC0E", "TC0F", "TC0P", "TC1C", "TC2C", \
|
|
|
|
"TC3C", "TC4C", "TCFC", "TCGC", "TCSA", \
|
|
|
|
"TCTD", "TG0D", "TG0P", "THSP", "TM0S", \
|
|
|
|
"TMBS", "TP0P", "TPCD", "TW0P", "Th1H", \
|
2017-02-17 18:49:18 +00:00
|
|
|
"Th2H", "Tm0P", "Ts0P", "Ts0S", NULL }
|
2014-09-22 16:20:38 +00:00
|
|
|
|
|
|
|
#define ASMC_MBP8_TEMPNAMES { "enclosure", "TB1T", "TB2T", "TC0C", "TC0D", \
|
|
|
|
"TC0E", "TC0F", "TC0P", "TC1C", "TC2C", \
|
|
|
|
"TC3C", "TC4C", "TCFC", "TCGC", "TCSA", \
|
|
|
|
"TCTD", "graphics", "TG0P", "THSP", "TM0S", \
|
|
|
|
"TMBS", "TP0P", "TPCD", "wireless", "Th1H", \
|
2017-02-17 18:49:18 +00:00
|
|
|
"Th2H", "memory", "Ts0P", "Ts0S" }
|
2014-09-22 16:20:38 +00:00
|
|
|
|
|
|
|
#define ASMC_MBP8_TEMPDESCS { "Enclosure Bottomside", "TB1T", "TB2T", "TC0C", "TC0D", \
|
|
|
|
"TC0E", "TC0F", "TC0P", "TC1C", "TC2C", \
|
|
|
|
"TC3C", "TC4C", "TCFC", "TCGC", "TCSA", \
|
|
|
|
"TCTD", "TG0D", "TG0P", "THSP", "TM0S", \
|
|
|
|
"TMBS", "TP0P", "TPCD", "TW0P", "Th1H", \
|
2017-02-17 18:49:18 +00:00
|
|
|
"Th2H", "Tm0P", "Ts0P", "Ts0S" }
|
2014-09-22 16:20:38 +00:00
|
|
|
|
2017-02-17 18:49:18 +00:00
|
|
|
#define ASMC_MBP112_TEMPS { "TB0T", "TB1T", "TB2T", "TBXT", "TC0E", \
|
|
|
|
"TC0F", "TC0P", "TC1C", "TC2C", "TC3C", \
|
|
|
|
"TC4C", "TCFC", "TCGC", "TCSA", "TCTD", \
|
|
|
|
"TCXC", "TH0A", "TH0B", "TH0F", "TH0R", \
|
|
|
|
"TH0V", "TH0a", "TH0b", "TH0c", "TM0P", \
|
|
|
|
"TM0S", "TP0P", "TPCD", "TW0P", "Ta0P", \
|
|
|
|
"TaSP", "Th1H", "Th2H", "Ts0P", "Ts0S", \
|
|
|
|
"Ts1S", NULL }
|
|
|
|
|
|
|
|
#define ASMC_MBP112_TEMPNAMES { "TB0T", "TB1T", "TB2T", "TBXT", "TC0E", \
|
|
|
|
"TC0F", "TC0P", "TC1C", "TC2C", "TC3C", \
|
|
|
|
"TC4C", "TCFC", "TCGC", "TCSA", "TCTD", \
|
|
|
|
"TCXC", "TH0A", "TH0B", "TH0F", "TH0R", \
|
|
|
|
"TH0V", "TH0a", "TH0b", "TH0c", "TM0P", \
|
|
|
|
"TM0S", "TP0P", "TPCD", "TW0P", "Ta0P", \
|
|
|
|
"TaSP", "Th1H", "Th2H", "Ts0P", "Ts0S", \
|
|
|
|
"Ts1S" }
|
|
|
|
|
|
|
|
#define ASMC_MBP112_TEMPDESCS { "TB0T", "TB1T", "TB2T", "TBXT", "TC0E", \
|
|
|
|
"TC0F", "TC0P", "TC1C", "TC2C", "TC3C", \
|
|
|
|
"TC4C", "TCFC", "TCGC", "TCSA", "TCTD", \
|
|
|
|
"TCXC", "TH0A", "TH0B", "TH0F", "TH0R", \
|
|
|
|
"TH0V", "TH0a", "TH0b", "TH0c", "TM0P", \
|
|
|
|
"TM0S", "TP0P", "TPCD", "TW0P", "Ta0P", \
|
|
|
|
"TaSP", "Th1H", "Th2H", "Ts0P", "Ts0S", \
|
|
|
|
"Ts1S" }
|
|
|
|
|
|
|
|
#define ASMC_MBP113_TEMPS { "TB0T", "TB1T", "TB2T", "TBXT", "TC0E", \
|
2014-09-22 16:20:38 +00:00
|
|
|
"TC0F", "TC0P", "TC1C", "TC2C", "TC3C", \
|
|
|
|
"TC4C", "TCFC", "TCGC", "TCSA", "TCTD", \
|
|
|
|
"TCXC", "TG0D", "TG0P", "TG1D", "TG1F", \
|
|
|
|
"TG1d", "TH0A", "TH0B", "TH0F", "TH0R", \
|
|
|
|
"TH0V", "TH0a", "TH0b", "TH0c", "TM0P", \
|
|
|
|
"TM0S", "TP0P", "TPCD", "TW0P", "Ta0P", \
|
|
|
|
"TaSP", "Th1H", "Th2H", "Ts0P", "Ts0S", \
|
2017-02-17 18:49:18 +00:00
|
|
|
"Ts1S", NULL }
|
2014-09-22 16:20:38 +00:00
|
|
|
|
2017-02-17 18:49:18 +00:00
|
|
|
#define ASMC_MBP113_TEMPNAMES { "TB0T", "TB1T", "TB2T", "TBXT", "TC0E", \
|
2014-09-22 16:20:38 +00:00
|
|
|
"TC0F", "TC0P", "TC1C", "TC2C", "TC3C", \
|
|
|
|
"TC4C", "TCFC", "TCGC", "TCSA", "TCTD", \
|
|
|
|
"TCXC", "TG0D", "TG0P", "TG1D", "TG1F", \
|
|
|
|
"TG1d", "TH0A", "TH0B", "TH0F", "TH0R", \
|
|
|
|
"TH0V", "TH0a", "TH0b", "TH0c", "TM0P", \
|
|
|
|
"TM0S", "TP0P", "TPCD", "TW0P", "Ta0P", \
|
|
|
|
"TaSP", "Th1H", "Th2H", "Ts0P", "Ts0S", \
|
2017-02-17 18:49:18 +00:00
|
|
|
"Ts1S" }
|
2014-09-22 16:20:38 +00:00
|
|
|
|
2017-02-17 18:49:18 +00:00
|
|
|
#define ASMC_MBP113_TEMPDESCS { "TB0T", "TB1T", "TB2T", "TBXT", "TC0E", \
|
2014-09-22 16:20:38 +00:00
|
|
|
"TC0F", "TC0P", "TC1C", "TC2C", "TC3C", \
|
|
|
|
"TC4C", "TCFC", "TCGC", "TCSA", "TCTD", \
|
|
|
|
"TCXC", "TG0D", "TG0P", "TG1D", "TG1F", \
|
|
|
|
"TG1d", "TH0A", "TH0B", "TH0F", "TH0R", \
|
|
|
|
"TH0V", "TH0a", "TH0b", "TH0c", "TM0P", \
|
|
|
|
"TM0S", "TP0P", "TPCD", "TW0P", "Ta0P", \
|
|
|
|
"TaSP", "Th1H", "Th2H", "Ts0P", "Ts0S", \
|
2017-02-17 18:49:18 +00:00
|
|
|
"Ts1S" }
|
|
|
|
|
2014-09-22 16:20:38 +00:00
|
|
|
|
2007-11-07 20:05:13 +00:00
|
|
|
#define ASMC_MM_TEMPS { "TN0P", "TN1P", NULL }
|
|
|
|
#define ASMC_MM_TEMPNAMES { "northbridge1", "northbridge2" }
|
|
|
|
#define ASMC_MM_TEMPDESCS { "Northbridge Point 1", \
|
|
|
|
"Northbridge Point 2" }
|
2008-04-12 12:04:09 +00:00
|
|
|
|
2014-07-05 21:34:37 +00:00
|
|
|
#define ASMC_MM31_TEMPS { "TC0D", "TC0H", \
|
|
|
|
"TC0P", "TH0P", \
|
|
|
|
"TN0D", "TN0P", \
|
|
|
|
"TW0P", NULL }
|
|
|
|
|
|
|
|
#define ASMC_MM31_TEMPNAMES { "cpu0_die", "cpu0_heatsink", \
|
|
|
|
"cpu0_proximity", "hdd_bay", \
|
|
|
|
"northbridge_die", \
|
|
|
|
"northbridge_proximity", \
|
|
|
|
"wireless_module", }
|
|
|
|
|
|
|
|
#define ASMC_MM31_TEMPDESCS { "CPU0 Die Core Temperature", \
|
|
|
|
"CPU0 Heatsink Temperature", \
|
|
|
|
"CPU0 Proximity Temperature", \
|
|
|
|
"HDD Bay Temperature", \
|
|
|
|
"Northbridge Die Core Temperature", \
|
|
|
|
"Northbridge Proximity Temperature", \
|
|
|
|
"Wireless Module Temperature", }
|
|
|
|
|
2008-04-12 12:04:09 +00:00
|
|
|
#define ASMC_MP_TEMPS { "TA0P", "TCAG", "TCAH", "TCBG", "TCBH", \
|
|
|
|
"TC0C", "TC0D", "TC0P", "TC1C", "TC1D", \
|
|
|
|
"TC2C", "TC2D", "TC3C", "TC3D", "THTG", \
|
|
|
|
"TH0P", "TH1P", "TH2P", "TH3P", "TMAP", \
|
|
|
|
"TMAS", "TMBS", "TM0P", "TM0S", "TM1P", \
|
|
|
|
"TM1S", "TM2P", "TM2S", "TM3S", "TM8P", \
|
|
|
|
"TM8S", "TM9P", "TM9S", "TN0H", "TS0C", \
|
|
|
|
NULL }
|
|
|
|
|
|
|
|
#define ASMC_MP_TEMPNAMES { "TA0P", "TCAG", "TCAH", "TCBG", "TCBH", \
|
|
|
|
"TC0C", "TC0D", "TC0P", "TC1C", "TC1D", \
|
|
|
|
"TC2C", "TC2D", "TC3C", "TC3D", "THTG", \
|
|
|
|
"TH0P", "TH1P", "TH2P", "TH3P", "TMAP", \
|
|
|
|
"TMAS", "TMBS", "TM0P", "TM0S", "TM1P", \
|
|
|
|
"TM1S", "TM2P", "TM2S", "TM3S", "TM8P", \
|
2014-09-22 16:20:38 +00:00
|
|
|
"TM8S", "TM9P", "TM9S", "TN0H", "TS0C", }
|
2008-04-12 12:04:09 +00:00
|
|
|
|
|
|
|
#define ASMC_MP_TEMPDESCS { "TA0P", "TCAG", "TCAH", "TCBG", "TCBH", \
|
|
|
|
"TC0C", "TC0D", "TC0P", "TC1C", "TC1D", \
|
|
|
|
"TC2C", "TC2D", "TC3C", "TC3D", "THTG", \
|
|
|
|
"TH0P", "TH1P", "TH2P", "TH3P", "TMAP", \
|
|
|
|
"TMAS", "TMBS", "TM0P", "TM0S", "TM1P", \
|
|
|
|
"TM1S", "TM2P", "TM2S", "TM3S", "TM8P", \
|
2014-09-22 16:20:38 +00:00
|
|
|
"TM8S", "TM9P", "TM9S", "TN0H", "TS0C", }
|
|
|
|
|
|
|
|
#define ASMC_MP5_TEMPS { "TA0P", "TCAC", "TCAD", "TCAG", "TCAH", \
|
|
|
|
"TCAS", "TCBC", "TCBD", "TCBG", "TCBH", \
|
|
|
|
"TCBS", "TH1F", "TH1P", "TH1V", "TH2F", \
|
|
|
|
"TH2P", "TH2V", "TH3F", "TH3P", "TH3V", \
|
|
|
|
"TH4F", "TH4P", "TH4V", "THPS", "THTG", \
|
|
|
|
"TM1P", "TM2P", "TM2V", "TM3P", "TM3V", \
|
|
|
|
"TM4P", "TM5P", "TM6P", "TM6V", "TM7P", \
|
|
|
|
"TM7V", "TM8P", "TM8V", "TM9V", "TMA1", \
|
|
|
|
"TMA2", "TMA3", "TMA4", "TMB1", "TMB2", \
|
|
|
|
"TMB3", "TMB4", "TMHS", "TMLS", "TMPS", \
|
|
|
|
"TMPV", "TMTG", "TN0D", "TN0H", "TNTG", \
|
|
|
|
"Te1F", "Te1P", "Te1S", "Te2F", "Te2S", \
|
|
|
|
"Te3F", "Te3S", "Te4F", "Te4S", "Te5F", \
|
|
|
|
"Te5S", "TeGG", "TeGP", "TeRG", "TeRP", \
|
|
|
|
"TeRV", "Tp0C", "Tp1C", "TpPS", "TpTG", \
|
2008-04-12 12:04:09 +00:00
|
|
|
NULL }
|
2008-09-07 18:15:34 +00:00
|
|
|
|
2014-09-22 16:20:38 +00:00
|
|
|
#define ASMC_MP5_TEMPNAMES { "ambient", "TCAC", "TCAD", "TCAG", "TCAH", \
|
|
|
|
"TCAS", "TCBC", "TCBD", "TCBG", "TCBH", \
|
|
|
|
"TCBS", "TH1F", "TH1P", "TH1V", "TH2F", \
|
|
|
|
"TH2P", "TH2V", "TH3F", "TH3P", "TH3V", \
|
|
|
|
"TH4F", "TH4P", "TH4V", "THPS", "THTG", \
|
|
|
|
"TM1P", "TM2P", "TM2V", "TM3P", "TM3V", \
|
|
|
|
"TM4P", "TM5P", "TM6P", "TM6V", "TM7P", \
|
|
|
|
"TM7V", "TM8P", "TM8V", "TM9V", "ram_a1", \
|
|
|
|
"ram_a2", "ram_a3", "ram_a4", "ram_b1", "ram_b2", \
|
|
|
|
"ram_b3", "ram_b4", "TMHS", "TMLS", "TMPS", \
|
|
|
|
"TMPV", "TMTG", "TN0D", "TN0H", "TNTG", \
|
|
|
|
"Te1F", "Te1P", "Te1S", "Te2F", "Te2S", \
|
|
|
|
"Te3F", "Te3S", "Te4F", "Te4S", "Te5F", \
|
|
|
|
"Te5S", "TeGG", "TeGP", "TeRG", "TeRP", \
|
|
|
|
"TeRV", "Tp0C", "Tp1C", "TpPS", "TpTG", }
|
|
|
|
|
|
|
|
#define ASMC_MP5_TEMPDESCS { "TA0P", "TCAC", "TCAD", "TCAG", "TCAH", \
|
|
|
|
"TCAS", "TCBC", "TCBD", "TCBG", "TCBH", \
|
|
|
|
"TCBS", "TH1F", "TH1P", "TH1V", "TH2F", \
|
|
|
|
"TH2P", "TH2V", "TH3F", "TH3P", "TH3V", \
|
|
|
|
"TH4F", "TH4P", "TH4V", "THPS", "THTG", \
|
|
|
|
"TM1P", "TM2P", "TM2V", "TM3P", "TM3V", \
|
|
|
|
"TM4P", "TM5P", "TM6P", "TM6V", "TM7P", \
|
|
|
|
"TM7V", "TM8P", "TM8V", "TM9V", "TMA1", \
|
|
|
|
"TMA2", "TMA3", "TMA4", "TMB1", "TMB2", \
|
|
|
|
"TMB3", "TMB4", "TMHS", "TMLS", "TMPS", \
|
|
|
|
"TMPV", "TMTG", "TN0D", "TN0H", "TNTG", \
|
|
|
|
"Te1F", "Te1P", "Te1S", "Te2F", "Te2S", \
|
|
|
|
"Te3F", "Te3S", "Te4F", "Te4S", "Te5F", \
|
|
|
|
"Te5S", "TeGG", "TeGP", "TeRG", "TeRP", \
|
|
|
|
"TeRV", "Tp0C", "Tp1C", "TpPS", "TpTG", }
|
|
|
|
|
2008-09-07 18:15:34 +00:00
|
|
|
#define ASMC_MBA_TEMPS { "TB0T", NULL }
|
|
|
|
#define ASMC_MBA_TEMPNAMES { "enclosure" }
|
|
|
|
#define ASMC_MBA_TEMPDESCS { "Enclosure Bottom" }
|
2014-09-22 16:20:38 +00:00
|
|
|
|
|
|
|
#define ASMC_MBA3_TEMPS { "TB0T", "TB1T", "TB2T", \
|
|
|
|
"TC0D", "TC0E", "TC0P", NULL }
|
|
|
|
|
|
|
|
#define ASMC_MBA3_TEMPNAMES { "enclosure", "TB1T", "TB2T", \
|
|
|
|
"TC0D", "TC0E", "TC0P" }
|
|
|
|
|
|
|
|
#define ASMC_MBA3_TEMPDESCS { "Enclosure Bottom", "TB1T", "TB2T", \
|
|
|
|
"TC0D", "TC0E", "TC0P" }
|
2016-05-02 19:15:16 +00:00
|
|
|
|
|
|
|
#define ASMC_MBA5_TEMPS { "TB0T", "TB1T", "TB2T", "TC0C", \
|
|
|
|
"TC0D", "TC0E", "TC0F", "TC0P", \
|
|
|
|
"TC1C", "TC2C", "TCGC", "TCSA", \
|
|
|
|
"TCXC", "THSP", "TM0P", "TPCD", \
|
|
|
|
"Ta0P", "Th1H", "Tm0P", "Tm1P", \
|
|
|
|
"Ts0P", "Ts0S", NULL }
|
|
|
|
|
|
|
|
#define ASMC_MBA5_TEMPNAMES { "enclosure1", "enclosure2", "enclosure3", "TC0C", \
|
|
|
|
"cpudiode", "cputemp1", "cputemp2", "cpuproximity", \
|
|
|
|
"cpucore1", "cpucore2", "cpupeci", "pecisa", \
|
|
|
|
"TCXC", "THSP", "memorybank", "pchdie", \
|
|
|
|
"Ta0P", "heatpipe", "mainboardproximity1", "mainboardproximity2", \
|
|
|
|
"palmrest", "memoryproximity" }
|
|
|
|
|
|
|
|
#define ASMC_MBA5_TEMPDESCS { "Enclosure Bottom 1", "Enclosure Bottom 2", "Enclosure Bottom 3", "TC0C",\
|
|
|
|
"CPU Diode", "CPU Temp 1", "CPU Temp 2", "CPU Proximity", \
|
|
|
|
"CPU Core 1", "CPU Core 2", "CPU Peci Core", "PECI SA", \
|
|
|
|
"TCXC", "THSP", "Memory Bank A", "PCH Die", \
|
|
|
|
"Ta0P", "Heatpipe", "Mainboard Proximity 1", "Mainboard Proximity 2", \
|
|
|
|
"Palm Rest", "Memory Proximity" }
|