2005-01-06 22:18:23 +00:00
|
|
|
/*-
|
Completely replace the PCI bus driver code to make it better reflect
reality. There will be a new call interface, but for now the file
pci_compat.c (which is to be deleted, after all drivers are converted)
provides an emulation of the old PCI bus driver functions. The only
change that might be visible to drivers is, that the type pcici_t
(which had been meant to be just a handle, whose exact definition
should not be relied on), has been converted into a pcicfgregs* .
The Tekram AMD SCSI driver bogusly relied on the definition of pcici_t
and has been converted to just call the PCI drivers functions to access
configuration space register, instead of inventing its own ...
This code is by no means complete, but assumed to be fully operational,
and brings the official code base more in line with my development code.
A new generic device descriptor data type has to be agreed on. The PCI
code will then use that data type to provide new functionality:
1) userconfig support
2) "wired" PCI devices
3) conflicts checking against ISA/EISA
4) maps will depend on the command register enable bits
5) PCI to Anything bridges can be defined as devices,
and are probed like any "standard" PCI device.
The following features are currently missing, but will be added back,
soon:
1) unknown device probe message
2) suppression of "mirrored" devices caused by ancient, broken chip-sets
This code relies on generic shared interrupt support just commited to
kern_intr.c (plus the modifications of isa.c and isa_device.h).
1997-05-26 15:08:43 +00:00
|
|
|
* Copyright (c) 1997, Stefan Esser <se@freebsd.org>
|
2000-10-02 07:11:13 +00:00
|
|
|
* Copyright (c) 2000, Michael Smith <msmith@freebsd.org>
|
|
|
|
* Copyright (c) 2000, BSDi
|
2004-12-06 18:19:32 +00:00
|
|
|
* Copyright (c) 2004, Scott Long <scottl@freebsd.org>
|
Completely replace the PCI bus driver code to make it better reflect
reality. There will be a new call interface, but for now the file
pci_compat.c (which is to be deleted, after all drivers are converted)
provides an emulation of the old PCI bus driver functions. The only
change that might be visible to drivers is, that the type pcici_t
(which had been meant to be just a handle, whose exact definition
should not be relied on), has been converted into a pcicfgregs* .
The Tekram AMD SCSI driver bogusly relied on the definition of pcici_t
and has been converted to just call the PCI drivers functions to access
configuration space register, instead of inventing its own ...
This code is by no means complete, but assumed to be fully operational,
and brings the official code base more in line with my development code.
A new generic device descriptor data type has to be agreed on. The PCI
code will then use that data type to provide new functionality:
1) userconfig support
2) "wired" PCI devices
3) conflicts checking against ISA/EISA
4) maps will depend on the command register enable bits
5) PCI to Anything bridges can be defined as devices,
and are probed like any "standard" PCI device.
The following features are currently missing, but will be added back,
soon:
1) unknown device probe message
2) suppression of "mirrored" devices caused by ancient, broken chip-sets
This code relies on generic shared interrupt support just commited to
kern_intr.c (plus the modifications of isa.c and isa_device.h).
1997-05-26 15:08:43 +00:00
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice unmodified, this list of conditions, and the following
|
|
|
|
* disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
|
|
|
* IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
|
|
|
* OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
|
|
|
* IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
|
|
|
* NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
|
|
|
* THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
|
|
|
|
2003-06-02 17:01:49 +00:00
|
|
|
#include <sys/cdefs.h>
|
|
|
|
__FBSDID("$FreeBSD$");
|
|
|
|
|
2004-02-18 22:41:53 +00:00
|
|
|
#include <sys/param.h>
|
1995-02-26 05:14:53 +00:00
|
|
|
#include <sys/systm.h>
|
1999-05-18 20:48:43 +00:00
|
|
|
#include <sys/bus.h>
|
2003-02-18 03:36:49 +00:00
|
|
|
#include <sys/lock.h>
|
|
|
|
#include <sys/mutex.h>
|
2004-12-06 08:27:10 +00:00
|
|
|
#include <sys/malloc.h>
|
|
|
|
#include <sys/queue.h>
|
2002-07-21 05:35:42 +00:00
|
|
|
#include <dev/pci/pcivar.h>
|
|
|
|
#include <dev/pci/pcireg.h>
|
2000-10-02 07:11:13 +00:00
|
|
|
#include <machine/pci_cfgreg.h>
|
2000-04-16 20:48:33 +00:00
|
|
|
#include <machine/pc/bios.h>
|
|
|
|
|
2004-12-06 08:27:10 +00:00
|
|
|
#include <vm/vm.h>
|
|
|
|
#include <vm/vm_param.h>
|
|
|
|
#include <vm/vm_kern.h>
|
|
|
|
#include <vm/vm_extern.h>
|
|
|
|
#include <vm/pmap.h>
|
|
|
|
#include <machine/pmap.h>
|
|
|
|
|
2002-09-23 18:13:42 +00:00
|
|
|
#define PRVERB(a) do { \
|
|
|
|
if (bootverbose) \
|
|
|
|
printf a ; \
|
|
|
|
} while(0)
|
2001-08-27 20:44:38 +00:00
|
|
|
|
2004-12-06 08:27:10 +00:00
|
|
|
#define PCIE_CACHE 8
|
|
|
|
struct pcie_cfg_elem {
|
|
|
|
TAILQ_ENTRY(pcie_cfg_elem) elem;
|
|
|
|
vm_offset_t vapage;
|
|
|
|
vm_paddr_t papage;
|
|
|
|
};
|
|
|
|
|
|
|
|
enum {
|
|
|
|
CFGMECH_NONE = 0,
|
|
|
|
CFGMECH_1,
|
|
|
|
CFGMECH_2,
|
|
|
|
CFGMECH_PCIE,
|
|
|
|
};
|
|
|
|
|
|
|
|
static TAILQ_HEAD(pcie_cfg_list, pcie_cfg_elem) pcie_list[MAXCPU];
|
|
|
|
static uint32_t pciebar;
|
Completely replace the PCI bus driver code to make it better reflect
reality. There will be a new call interface, but for now the file
pci_compat.c (which is to be deleted, after all drivers are converted)
provides an emulation of the old PCI bus driver functions. The only
change that might be visible to drivers is, that the type pcici_t
(which had been meant to be just a handle, whose exact definition
should not be relied on), has been converted into a pcicfgregs* .
The Tekram AMD SCSI driver bogusly relied on the definition of pcici_t
and has been converted to just call the PCI drivers functions to access
configuration space register, instead of inventing its own ...
This code is by no means complete, but assumed to be fully operational,
and brings the official code base more in line with my development code.
A new generic device descriptor data type has to be agreed on. The PCI
code will then use that data type to provide new functionality:
1) userconfig support
2) "wired" PCI devices
3) conflicts checking against ISA/EISA
4) maps will depend on the command register enable bits
5) PCI to Anything bridges can be defined as devices,
and are probed like any "standard" PCI device.
The following features are currently missing, but will be added back,
soon:
1) unknown device probe message
2) suppression of "mirrored" devices caused by ancient, broken chip-sets
This code relies on generic shared interrupt support just commited to
kern_intr.c (plus the modifications of isa.c and isa_device.h).
1997-05-26 15:08:43 +00:00
|
|
|
static int cfgmech;
|
|
|
|
static int devmax;
|
2004-12-06 08:27:10 +00:00
|
|
|
static struct mtx pcicfg_mtx;
|
2000-04-16 20:48:33 +00:00
|
|
|
|
2000-10-02 07:11:13 +00:00
|
|
|
static int pcireg_cfgread(int bus, int slot, int func, int reg, int bytes);
|
|
|
|
static void pcireg_cfgwrite(int bus, int slot, int func, int reg, int data, int bytes);
|
2000-04-16 20:48:33 +00:00
|
|
|
static int pcireg_cfgopen(void);
|
|
|
|
|
2004-12-06 08:27:10 +00:00
|
|
|
static int pciereg_cfgopen(void);
|
|
|
|
static int pciereg_cfgread(int bus, int slot, int func, int reg,
|
|
|
|
int bytes);
|
|
|
|
static void pciereg_cfgwrite(int bus, int slot, int func, int reg,
|
|
|
|
int data, int bytes);
|
2003-02-18 03:36:49 +00:00
|
|
|
|
2002-06-01 05:14:11 +00:00
|
|
|
/*
|
|
|
|
* Some BIOS writers seem to want to ignore the spec and put
|
|
|
|
* 0 in the intline rather than 255 to indicate none. Some use
|
|
|
|
* numbers in the range 128-254 to indicate something strange and
|
|
|
|
* apparently undocumented anywhere. Assume these are completely bogus
|
|
|
|
* and map them to 255, which means "none".
|
|
|
|
*/
|
2004-07-04 16:11:03 +00:00
|
|
|
static __inline int
|
2002-06-01 05:14:11 +00:00
|
|
|
pci_i386_map_intline(int line)
|
|
|
|
{
|
2002-07-21 05:35:42 +00:00
|
|
|
if (line == 0 || line >= 128)
|
|
|
|
return (PCI_INVALID_IRQ);
|
|
|
|
return (line);
|
2002-06-01 05:14:11 +00:00
|
|
|
}
|
|
|
|
|
2001-08-27 20:44:38 +00:00
|
|
|
static u_int16_t
|
|
|
|
pcibios_get_version(void)
|
|
|
|
{
|
2002-07-21 05:35:42 +00:00
|
|
|
struct bios_regs args;
|
2001-08-27 20:44:38 +00:00
|
|
|
|
2002-09-05 17:07:07 +00:00
|
|
|
if (PCIbios.ventry == 0) {
|
2002-07-21 05:35:42 +00:00
|
|
|
PRVERB(("pcibios: No call entry point\n"));
|
|
|
|
return (0);
|
|
|
|
}
|
|
|
|
args.eax = PCIBIOS_BIOS_PRESENT;
|
|
|
|
if (bios32(&args, PCIbios.ventry, GSEL(GCODE_SEL, SEL_KPL))) {
|
|
|
|
PRVERB(("pcibios: BIOS_PRESENT call failed\n"));
|
|
|
|
return (0);
|
|
|
|
}
|
|
|
|
if (args.edx != 0x20494350) {
|
|
|
|
PRVERB(("pcibios: BIOS_PRESENT didn't return 'PCI ' in edx\n"));
|
|
|
|
return (0);
|
|
|
|
}
|
|
|
|
return (args.ebx & 0xffff);
|
2001-08-27 20:44:38 +00:00
|
|
|
}
|
|
|
|
|
2000-10-02 07:11:13 +00:00
|
|
|
/*
|
|
|
|
* Initialise access to PCI configuration space
|
|
|
|
*/
|
|
|
|
int
|
|
|
|
pci_cfgregopen(void)
|
2000-08-28 21:48:13 +00:00
|
|
|
{
|
2002-07-21 05:35:42 +00:00
|
|
|
static int opened = 0;
|
2004-12-06 08:27:10 +00:00
|
|
|
u_int16_t vid, did;
|
2003-02-18 03:36:49 +00:00
|
|
|
u_int16_t v;
|
2002-07-21 05:35:42 +00:00
|
|
|
|
|
|
|
if (opened)
|
|
|
|
return(1);
|
|
|
|
|
2003-02-18 03:36:49 +00:00
|
|
|
if (pcireg_cfgopen() == 0)
|
2002-07-21 05:35:42 +00:00
|
|
|
return(0);
|
2000-08-28 21:48:13 +00:00
|
|
|
|
2003-02-18 03:36:49 +00:00
|
|
|
v = pcibios_get_version();
|
|
|
|
if (v > 0)
|
2004-07-01 07:46:29 +00:00
|
|
|
PRVERB(("pcibios: BIOS version %x.%02x\n", (v & 0xff00) >> 8,
|
|
|
|
v & 0xff));
|
2003-02-18 03:36:49 +00:00
|
|
|
mtx_init(&pcicfg_mtx, "pcicfg", NULL, MTX_SPIN);
|
2002-07-21 05:35:42 +00:00
|
|
|
opened = 1;
|
2004-02-18 22:41:53 +00:00
|
|
|
|
|
|
|
/* $PIR requires PCI BIOS 2.10 or greater. */
|
|
|
|
if (v >= 0x0210)
|
|
|
|
pci_pir_open();
|
2004-12-06 08:27:10 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Grope around in the PCI config space to see if this is a
|
|
|
|
* chipset that is capable of doing memory-mapped config cycles.
|
|
|
|
* This also implies that it can do PCIe extended config cycles.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Check for the Intel 7520 and 925 chipsets */
|
|
|
|
vid = pci_cfgregread(0, 0, 0, 0x0, 2);
|
|
|
|
did = pci_cfgregread(0, 0, 0, 0x2, 2);
|
|
|
|
if ((vid == 0x8086) && (did == 0x3590)) {
|
|
|
|
pciebar = pci_cfgregread(0, 0, 0, 0xce, 2) << 16;
|
|
|
|
pciereg_cfgopen();
|
|
|
|
} else if ((vid == 0x8086) && (did == 0x2580)) {
|
|
|
|
pciebar = pci_cfgregread(0, 0, 0, 0x48, 4);
|
|
|
|
pciereg_cfgopen();
|
|
|
|
}
|
|
|
|
|
2002-07-21 05:35:42 +00:00
|
|
|
return(1);
|
2000-10-02 07:11:13 +00:00
|
|
|
}
|
2000-04-16 20:48:33 +00:00
|
|
|
|
2000-10-02 07:11:13 +00:00
|
|
|
/*
|
2000-12-08 22:11:23 +00:00
|
|
|
* Read configuration space register
|
2000-10-02 07:11:13 +00:00
|
|
|
*/
|
2000-12-08 22:11:23 +00:00
|
|
|
u_int32_t
|
|
|
|
pci_cfgregread(int bus, int slot, int func, int reg, int bytes)
|
|
|
|
{
|
2002-07-21 05:35:42 +00:00
|
|
|
uint32_t line;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Some BIOS writers seem to want to ignore the spec and put
|
|
|
|
* 0 in the intline rather than 255 to indicate none. The rest of
|
|
|
|
* the code uses 255 as an invalid IRQ.
|
|
|
|
*/
|
|
|
|
if (reg == PCIR_INTLINE && bytes == 1) {
|
2003-02-18 03:36:49 +00:00
|
|
|
line = pcireg_cfgread(bus, slot, func, PCIR_INTLINE, 1);
|
2003-11-03 21:53:38 +00:00
|
|
|
return (pci_i386_map_intline(line));
|
2002-07-21 05:35:42 +00:00
|
|
|
}
|
2003-11-03 21:53:38 +00:00
|
|
|
return (pcireg_cfgread(bus, slot, func, reg, bytes));
|
2000-12-08 22:11:23 +00:00
|
|
|
}
|
|
|
|
|
2000-10-02 07:11:13 +00:00
|
|
|
/*
|
|
|
|
* Write configuration space register
|
|
|
|
*/
|
|
|
|
void
|
|
|
|
pci_cfgregwrite(int bus, int slot, int func, int reg, u_int32_t data, int bytes)
|
2000-04-16 20:48:33 +00:00
|
|
|
{
|
2003-02-18 03:36:49 +00:00
|
|
|
|
2002-10-07 05:15:05 +00:00
|
|
|
pcireg_cfgwrite(bus, slot, func, reg, data, bytes);
|
2000-04-16 20:48:33 +00:00
|
|
|
}
|
|
|
|
|
2000-10-02 07:11:13 +00:00
|
|
|
/*
|
|
|
|
* Configuration space access using direct register operations
|
|
|
|
*/
|
1995-02-01 23:06:58 +00:00
|
|
|
|
Completely replace the PCI bus driver code to make it better reflect
reality. There will be a new call interface, but for now the file
pci_compat.c (which is to be deleted, after all drivers are converted)
provides an emulation of the old PCI bus driver functions. The only
change that might be visible to drivers is, that the type pcici_t
(which had been meant to be just a handle, whose exact definition
should not be relied on), has been converted into a pcicfgregs* .
The Tekram AMD SCSI driver bogusly relied on the definition of pcici_t
and has been converted to just call the PCI drivers functions to access
configuration space register, instead of inventing its own ...
This code is by no means complete, but assumed to be fully operational,
and brings the official code base more in line with my development code.
A new generic device descriptor data type has to be agreed on. The PCI
code will then use that data type to provide new functionality:
1) userconfig support
2) "wired" PCI devices
3) conflicts checking against ISA/EISA
4) maps will depend on the command register enable bits
5) PCI to Anything bridges can be defined as devices,
and are probed like any "standard" PCI device.
The following features are currently missing, but will be added back,
soon:
1) unknown device probe message
2) suppression of "mirrored" devices caused by ancient, broken chip-sets
This code relies on generic shared interrupt support just commited to
kern_intr.c (plus the modifications of isa.c and isa_device.h).
1997-05-26 15:08:43 +00:00
|
|
|
/* enable configuration space accesses and return data port address */
|
1995-03-21 23:06:07 +00:00
|
|
|
static int
|
Completely replace the PCI bus driver code to make it better reflect
reality. There will be a new call interface, but for now the file
pci_compat.c (which is to be deleted, after all drivers are converted)
provides an emulation of the old PCI bus driver functions. The only
change that might be visible to drivers is, that the type pcici_t
(which had been meant to be just a handle, whose exact definition
should not be relied on), has been converted into a pcicfgregs* .
The Tekram AMD SCSI driver bogusly relied on the definition of pcici_t
and has been converted to just call the PCI drivers functions to access
configuration space register, instead of inventing its own ...
This code is by no means complete, but assumed to be fully operational,
and brings the official code base more in line with my development code.
A new generic device descriptor data type has to be agreed on. The PCI
code will then use that data type to provide new functionality:
1) userconfig support
2) "wired" PCI devices
3) conflicts checking against ISA/EISA
4) maps will depend on the command register enable bits
5) PCI to Anything bridges can be defined as devices,
and are probed like any "standard" PCI device.
The following features are currently missing, but will be added back,
soon:
1) unknown device probe message
2) suppression of "mirrored" devices caused by ancient, broken chip-sets
This code relies on generic shared interrupt support just commited to
kern_intr.c (plus the modifications of isa.c and isa_device.h).
1997-05-26 15:08:43 +00:00
|
|
|
pci_cfgenable(unsigned bus, unsigned slot, unsigned func, int reg, int bytes)
|
|
|
|
{
|
2002-07-21 05:35:42 +00:00
|
|
|
int dataport = 0;
|
|
|
|
|
|
|
|
if (bus <= PCI_BUSMAX
|
|
|
|
&& slot < devmax
|
|
|
|
&& func <= PCI_FUNCMAX
|
|
|
|
&& reg <= PCI_REGMAX
|
|
|
|
&& bytes != 3
|
|
|
|
&& (unsigned) bytes <= 4
|
2002-11-14 05:22:37 +00:00
|
|
|
&& (reg & (bytes - 1)) == 0) {
|
2002-07-21 05:35:42 +00:00
|
|
|
switch (cfgmech) {
|
2004-12-06 08:27:10 +00:00
|
|
|
case CFGMECH_1:
|
2002-07-21 05:35:42 +00:00
|
|
|
outl(CONF1_ADDR_PORT, (1 << 31)
|
|
|
|
| (bus << 16) | (slot << 11)
|
|
|
|
| (func << 8) | (reg & ~0x03));
|
|
|
|
dataport = CONF1_DATA_PORT + (reg & 0x03);
|
|
|
|
break;
|
2004-12-06 08:27:10 +00:00
|
|
|
case CFGMECH_2:
|
2002-07-21 05:35:42 +00:00
|
|
|
outb(CONF2_ENABLE_PORT, 0xf0 | (func << 1));
|
|
|
|
outb(CONF2_FORWARD_PORT, bus);
|
|
|
|
dataport = 0xc000 | (slot << 8) | reg;
|
|
|
|
break;
|
|
|
|
}
|
Completely replace the PCI bus driver code to make it better reflect
reality. There will be a new call interface, but for now the file
pci_compat.c (which is to be deleted, after all drivers are converted)
provides an emulation of the old PCI bus driver functions. The only
change that might be visible to drivers is, that the type pcici_t
(which had been meant to be just a handle, whose exact definition
should not be relied on), has been converted into a pcicfgregs* .
The Tekram AMD SCSI driver bogusly relied on the definition of pcici_t
and has been converted to just call the PCI drivers functions to access
configuration space register, instead of inventing its own ...
This code is by no means complete, but assumed to be fully operational,
and brings the official code base more in line with my development code.
A new generic device descriptor data type has to be agreed on. The PCI
code will then use that data type to provide new functionality:
1) userconfig support
2) "wired" PCI devices
3) conflicts checking against ISA/EISA
4) maps will depend on the command register enable bits
5) PCI to Anything bridges can be defined as devices,
and are probed like any "standard" PCI device.
The following features are currently missing, but will be added back,
soon:
1) unknown device probe message
2) suppression of "mirrored" devices caused by ancient, broken chip-sets
This code relies on generic shared interrupt support just commited to
kern_intr.c (plus the modifications of isa.c and isa_device.h).
1997-05-26 15:08:43 +00:00
|
|
|
}
|
2002-07-21 05:35:42 +00:00
|
|
|
return (dataport);
|
Completely replace the PCI bus driver code to make it better reflect
reality. There will be a new call interface, but for now the file
pci_compat.c (which is to be deleted, after all drivers are converted)
provides an emulation of the old PCI bus driver functions. The only
change that might be visible to drivers is, that the type pcici_t
(which had been meant to be just a handle, whose exact definition
should not be relied on), has been converted into a pcicfgregs* .
The Tekram AMD SCSI driver bogusly relied on the definition of pcici_t
and has been converted to just call the PCI drivers functions to access
configuration space register, instead of inventing its own ...
This code is by no means complete, but assumed to be fully operational,
and brings the official code base more in line with my development code.
A new generic device descriptor data type has to be agreed on. The PCI
code will then use that data type to provide new functionality:
1) userconfig support
2) "wired" PCI devices
3) conflicts checking against ISA/EISA
4) maps will depend on the command register enable bits
5) PCI to Anything bridges can be defined as devices,
and are probed like any "standard" PCI device.
The following features are currently missing, but will be added back,
soon:
1) unknown device probe message
2) suppression of "mirrored" devices caused by ancient, broken chip-sets
This code relies on generic shared interrupt support just commited to
kern_intr.c (plus the modifications of isa.c and isa_device.h).
1997-05-26 15:08:43 +00:00
|
|
|
}
|
1995-03-21 23:06:07 +00:00
|
|
|
|
Completely replace the PCI bus driver code to make it better reflect
reality. There will be a new call interface, but for now the file
pci_compat.c (which is to be deleted, after all drivers are converted)
provides an emulation of the old PCI bus driver functions. The only
change that might be visible to drivers is, that the type pcici_t
(which had been meant to be just a handle, whose exact definition
should not be relied on), has been converted into a pcicfgregs* .
The Tekram AMD SCSI driver bogusly relied on the definition of pcici_t
and has been converted to just call the PCI drivers functions to access
configuration space register, instead of inventing its own ...
This code is by no means complete, but assumed to be fully operational,
and brings the official code base more in line with my development code.
A new generic device descriptor data type has to be agreed on. The PCI
code will then use that data type to provide new functionality:
1) userconfig support
2) "wired" PCI devices
3) conflicts checking against ISA/EISA
4) maps will depend on the command register enable bits
5) PCI to Anything bridges can be defined as devices,
and are probed like any "standard" PCI device.
The following features are currently missing, but will be added back,
soon:
1) unknown device probe message
2) suppression of "mirrored" devices caused by ancient, broken chip-sets
This code relies on generic shared interrupt support just commited to
kern_intr.c (plus the modifications of isa.c and isa_device.h).
1997-05-26 15:08:43 +00:00
|
|
|
/* disable configuration space accesses */
|
|
|
|
static void
|
|
|
|
pci_cfgdisable(void)
|
|
|
|
{
|
2002-07-21 05:35:42 +00:00
|
|
|
switch (cfgmech) {
|
2004-12-06 08:27:10 +00:00
|
|
|
case CFGMECH_1:
|
2005-10-25 04:53:29 +00:00
|
|
|
/*
|
|
|
|
* Do nothing for the config mechanism 1 case.
|
|
|
|
* Writing a 0 to the address port can apparently
|
|
|
|
* confuse some bridges and cause spurious
|
|
|
|
* access failures.
|
|
|
|
*/
|
|
|
|
break;
|
2004-12-06 08:27:10 +00:00
|
|
|
case CFGMECH_2:
|
2002-07-21 05:35:42 +00:00
|
|
|
outb(CONF2_ENABLE_PORT, 0);
|
|
|
|
break;
|
|
|
|
}
|
Completely replace the PCI bus driver code to make it better reflect
reality. There will be a new call interface, but for now the file
pci_compat.c (which is to be deleted, after all drivers are converted)
provides an emulation of the old PCI bus driver functions. The only
change that might be visible to drivers is, that the type pcici_t
(which had been meant to be just a handle, whose exact definition
should not be relied on), has been converted into a pcicfgregs* .
The Tekram AMD SCSI driver bogusly relied on the definition of pcici_t
and has been converted to just call the PCI drivers functions to access
configuration space register, instead of inventing its own ...
This code is by no means complete, but assumed to be fully operational,
and brings the official code base more in line with my development code.
A new generic device descriptor data type has to be agreed on. The PCI
code will then use that data type to provide new functionality:
1) userconfig support
2) "wired" PCI devices
3) conflicts checking against ISA/EISA
4) maps will depend on the command register enable bits
5) PCI to Anything bridges can be defined as devices,
and are probed like any "standard" PCI device.
The following features are currently missing, but will be added back,
soon:
1) unknown device probe message
2) suppression of "mirrored" devices caused by ancient, broken chip-sets
This code relies on generic shared interrupt support just commited to
kern_intr.c (plus the modifications of isa.c and isa_device.h).
1997-05-26 15:08:43 +00:00
|
|
|
}
|
1995-02-01 23:06:58 +00:00
|
|
|
|
2000-04-16 20:48:33 +00:00
|
|
|
static int
|
2000-08-28 21:48:13 +00:00
|
|
|
pcireg_cfgread(int bus, int slot, int func, int reg, int bytes)
|
Completely replace the PCI bus driver code to make it better reflect
reality. There will be a new call interface, but for now the file
pci_compat.c (which is to be deleted, after all drivers are converted)
provides an emulation of the old PCI bus driver functions. The only
change that might be visible to drivers is, that the type pcici_t
(which had been meant to be just a handle, whose exact definition
should not be relied on), has been converted into a pcicfgregs* .
The Tekram AMD SCSI driver bogusly relied on the definition of pcici_t
and has been converted to just call the PCI drivers functions to access
configuration space register, instead of inventing its own ...
This code is by no means complete, but assumed to be fully operational,
and brings the official code base more in line with my development code.
A new generic device descriptor data type has to be agreed on. The PCI
code will then use that data type to provide new functionality:
1) userconfig support
2) "wired" PCI devices
3) conflicts checking against ISA/EISA
4) maps will depend on the command register enable bits
5) PCI to Anything bridges can be defined as devices,
and are probed like any "standard" PCI device.
The following features are currently missing, but will be added back,
soon:
1) unknown device probe message
2) suppression of "mirrored" devices caused by ancient, broken chip-sets
This code relies on generic shared interrupt support just commited to
kern_intr.c (plus the modifications of isa.c and isa_device.h).
1997-05-26 15:08:43 +00:00
|
|
|
{
|
2002-07-21 05:35:42 +00:00
|
|
|
int data = -1;
|
|
|
|
int port;
|
|
|
|
|
2004-12-06 08:27:10 +00:00
|
|
|
if (cfgmech == CFGMECH_PCIE) {
|
|
|
|
data = pciereg_cfgread(bus, slot, func, reg, bytes);
|
|
|
|
return (data);
|
|
|
|
}
|
|
|
|
|
2003-02-18 03:36:49 +00:00
|
|
|
mtx_lock_spin(&pcicfg_mtx);
|
2002-07-21 05:35:42 +00:00
|
|
|
port = pci_cfgenable(bus, slot, func, reg, bytes);
|
|
|
|
if (port != 0) {
|
|
|
|
switch (bytes) {
|
|
|
|
case 1:
|
|
|
|
data = inb(port);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
data = inw(port);
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
data = inl(port);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
pci_cfgdisable();
|
Completely replace the PCI bus driver code to make it better reflect
reality. There will be a new call interface, but for now the file
pci_compat.c (which is to be deleted, after all drivers are converted)
provides an emulation of the old PCI bus driver functions. The only
change that might be visible to drivers is, that the type pcici_t
(which had been meant to be just a handle, whose exact definition
should not be relied on), has been converted into a pcicfgregs* .
The Tekram AMD SCSI driver bogusly relied on the definition of pcici_t
and has been converted to just call the PCI drivers functions to access
configuration space register, instead of inventing its own ...
This code is by no means complete, but assumed to be fully operational,
and brings the official code base more in line with my development code.
A new generic device descriptor data type has to be agreed on. The PCI
code will then use that data type to provide new functionality:
1) userconfig support
2) "wired" PCI devices
3) conflicts checking against ISA/EISA
4) maps will depend on the command register enable bits
5) PCI to Anything bridges can be defined as devices,
and are probed like any "standard" PCI device.
The following features are currently missing, but will be added back,
soon:
1) unknown device probe message
2) suppression of "mirrored" devices caused by ancient, broken chip-sets
This code relies on generic shared interrupt support just commited to
kern_intr.c (plus the modifications of isa.c and isa_device.h).
1997-05-26 15:08:43 +00:00
|
|
|
}
|
2003-02-18 03:36:49 +00:00
|
|
|
mtx_unlock_spin(&pcicfg_mtx);
|
2002-07-21 05:35:42 +00:00
|
|
|
return (data);
|
Completely replace the PCI bus driver code to make it better reflect
reality. There will be a new call interface, but for now the file
pci_compat.c (which is to be deleted, after all drivers are converted)
provides an emulation of the old PCI bus driver functions. The only
change that might be visible to drivers is, that the type pcici_t
(which had been meant to be just a handle, whose exact definition
should not be relied on), has been converted into a pcicfgregs* .
The Tekram AMD SCSI driver bogusly relied on the definition of pcici_t
and has been converted to just call the PCI drivers functions to access
configuration space register, instead of inventing its own ...
This code is by no means complete, but assumed to be fully operational,
and brings the official code base more in line with my development code.
A new generic device descriptor data type has to be agreed on. The PCI
code will then use that data type to provide new functionality:
1) userconfig support
2) "wired" PCI devices
3) conflicts checking against ISA/EISA
4) maps will depend on the command register enable bits
5) PCI to Anything bridges can be defined as devices,
and are probed like any "standard" PCI device.
The following features are currently missing, but will be added back,
soon:
1) unknown device probe message
2) suppression of "mirrored" devices caused by ancient, broken chip-sets
This code relies on generic shared interrupt support just commited to
kern_intr.c (plus the modifications of isa.c and isa_device.h).
1997-05-26 15:08:43 +00:00
|
|
|
}
|
1995-02-01 23:06:58 +00:00
|
|
|
|
2000-04-16 20:48:33 +00:00
|
|
|
static void
|
2000-08-28 21:48:13 +00:00
|
|
|
pcireg_cfgwrite(int bus, int slot, int func, int reg, int data, int bytes)
|
Completely replace the PCI bus driver code to make it better reflect
reality. There will be a new call interface, but for now the file
pci_compat.c (which is to be deleted, after all drivers are converted)
provides an emulation of the old PCI bus driver functions. The only
change that might be visible to drivers is, that the type pcici_t
(which had been meant to be just a handle, whose exact definition
should not be relied on), has been converted into a pcicfgregs* .
The Tekram AMD SCSI driver bogusly relied on the definition of pcici_t
and has been converted to just call the PCI drivers functions to access
configuration space register, instead of inventing its own ...
This code is by no means complete, but assumed to be fully operational,
and brings the official code base more in line with my development code.
A new generic device descriptor data type has to be agreed on. The PCI
code will then use that data type to provide new functionality:
1) userconfig support
2) "wired" PCI devices
3) conflicts checking against ISA/EISA
4) maps will depend on the command register enable bits
5) PCI to Anything bridges can be defined as devices,
and are probed like any "standard" PCI device.
The following features are currently missing, but will be added back,
soon:
1) unknown device probe message
2) suppression of "mirrored" devices caused by ancient, broken chip-sets
This code relies on generic shared interrupt support just commited to
kern_intr.c (plus the modifications of isa.c and isa_device.h).
1997-05-26 15:08:43 +00:00
|
|
|
{
|
2002-07-21 05:35:42 +00:00
|
|
|
int port;
|
|
|
|
|
2004-12-06 08:27:10 +00:00
|
|
|
if (cfgmech == CFGMECH_PCIE) {
|
|
|
|
pciereg_cfgwrite(bus, slot, func, reg, data, bytes);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2003-02-18 03:36:49 +00:00
|
|
|
mtx_lock_spin(&pcicfg_mtx);
|
2002-07-21 05:35:42 +00:00
|
|
|
port = pci_cfgenable(bus, slot, func, reg, bytes);
|
|
|
|
if (port != 0) {
|
|
|
|
switch (bytes) {
|
|
|
|
case 1:
|
|
|
|
outb(port, data);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
outw(port, data);
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
outl(port, data);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
pci_cfgdisable();
|
1995-09-18 21:48:39 +00:00
|
|
|
}
|
2003-02-18 03:36:49 +00:00
|
|
|
mtx_unlock_spin(&pcicfg_mtx);
|
1995-09-18 21:48:39 +00:00
|
|
|
}
|
1995-09-14 20:27:31 +00:00
|
|
|
|
2000-10-02 07:11:13 +00:00
|
|
|
/* check whether the configuration mechanism has been correctly identified */
|
1999-05-18 20:48:43 +00:00
|
|
|
static int
|
2000-10-02 07:11:13 +00:00
|
|
|
pci_cfgcheck(int maxdev)
|
1995-02-01 23:06:58 +00:00
|
|
|
{
|
2002-11-02 22:32:04 +00:00
|
|
|
uint32_t id, class;
|
|
|
|
uint8_t header;
|
|
|
|
uint8_t device;
|
2003-02-18 03:36:49 +00:00
|
|
|
int port;
|
1995-02-01 23:06:58 +00:00
|
|
|
|
2000-10-02 07:11:13 +00:00
|
|
|
if (bootverbose)
|
2002-07-21 05:35:42 +00:00
|
|
|
printf("pci_cfgcheck:\tdevice ");
|
|
|
|
|
|
|
|
for (device = 0; device < maxdev; device++) {
|
|
|
|
if (bootverbose)
|
|
|
|
printf("%d ", device);
|
|
|
|
|
2003-02-18 03:36:49 +00:00
|
|
|
port = pci_cfgenable(0, device, 0, 0, 4);
|
|
|
|
id = inl(port);
|
2002-11-02 22:32:04 +00:00
|
|
|
if (id == 0 || id == 0xffffffff)
|
2002-07-21 05:35:42 +00:00
|
|
|
continue;
|
|
|
|
|
2003-02-18 03:36:49 +00:00
|
|
|
port = pci_cfgenable(0, device, 0, 8, 4);
|
|
|
|
class = inl(port) >> 8;
|
2002-07-21 05:35:42 +00:00
|
|
|
if (bootverbose)
|
|
|
|
printf("[class=%06x] ", class);
|
|
|
|
if (class == 0 || (class & 0xf870ff) != 0)
|
|
|
|
continue;
|
|
|
|
|
2003-02-18 03:36:49 +00:00
|
|
|
port = pci_cfgenable(0, device, 0, 14, 1);
|
|
|
|
header = inb(port);
|
2002-11-02 22:32:04 +00:00
|
|
|
if (bootverbose)
|
2002-07-21 05:35:42 +00:00
|
|
|
printf("[hdr=%02x] ", header);
|
|
|
|
if ((header & 0x7e) != 0)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
if (bootverbose)
|
|
|
|
printf("is there (id=%08x)\n", id);
|
|
|
|
|
|
|
|
pci_cfgdisable();
|
|
|
|
return (1);
|
|
|
|
}
|
2000-10-02 07:11:13 +00:00
|
|
|
if (bootverbose)
|
2002-07-21 05:35:42 +00:00
|
|
|
printf("-- nothing found\n");
|
1999-07-16 01:00:30 +00:00
|
|
|
|
2000-10-02 07:11:13 +00:00
|
|
|
pci_cfgdisable();
|
2002-07-21 05:35:42 +00:00
|
|
|
return (0);
|
1999-07-16 01:00:30 +00:00
|
|
|
}
|
|
|
|
|
1999-05-18 20:48:43 +00:00
|
|
|
static int
|
2000-10-02 07:11:13 +00:00
|
|
|
pcireg_cfgopen(void)
|
1999-05-18 20:48:43 +00:00
|
|
|
{
|
2002-11-02 22:32:04 +00:00
|
|
|
uint32_t mode1res, oldval1;
|
|
|
|
uint8_t mode2res, oldval2;
|
2000-08-31 23:11:35 +00:00
|
|
|
|
2002-07-21 05:35:42 +00:00
|
|
|
oldval1 = inl(CONF1_ADDR_PORT);
|
2000-08-31 23:11:35 +00:00
|
|
|
|
2002-07-21 05:35:42 +00:00
|
|
|
if (bootverbose) {
|
2002-11-02 22:32:04 +00:00
|
|
|
printf("pci_open(1):\tmode 1 addr port (0x0cf8) is 0x%08x\n",
|
2002-07-21 05:35:42 +00:00
|
|
|
oldval1);
|
|
|
|
}
|
1999-05-18 20:48:43 +00:00
|
|
|
|
2002-07-21 05:35:42 +00:00
|
|
|
if ((oldval1 & CONF1_ENABLE_MSK) == 0) {
|
2000-08-31 23:11:35 +00:00
|
|
|
|
2004-12-06 08:27:10 +00:00
|
|
|
cfgmech = CFGMECH_1;
|
2002-07-21 05:35:42 +00:00
|
|
|
devmax = 32;
|
2000-08-31 23:11:35 +00:00
|
|
|
|
2002-07-21 05:35:42 +00:00
|
|
|
outl(CONF1_ADDR_PORT, CONF1_ENABLE_CHK);
|
2003-12-31 16:56:32 +00:00
|
|
|
DELAY(1);
|
2002-07-21 05:35:42 +00:00
|
|
|
mode1res = inl(CONF1_ADDR_PORT);
|
|
|
|
outl(CONF1_ADDR_PORT, oldval1);
|
2000-08-31 23:11:35 +00:00
|
|
|
|
2002-07-21 05:35:42 +00:00
|
|
|
if (bootverbose)
|
2002-11-02 22:32:04 +00:00
|
|
|
printf("pci_open(1a):\tmode1res=0x%08x (0x%08lx)\n",
|
2002-07-21 05:35:42 +00:00
|
|
|
mode1res, CONF1_ENABLE_CHK);
|
2000-08-31 23:11:35 +00:00
|
|
|
|
2002-07-21 05:35:42 +00:00
|
|
|
if (mode1res) {
|
|
|
|
if (pci_cfgcheck(32))
|
|
|
|
return (cfgmech);
|
|
|
|
}
|
2000-08-31 23:11:35 +00:00
|
|
|
|
2002-07-21 05:35:42 +00:00
|
|
|
outl(CONF1_ADDR_PORT, CONF1_ENABLE_CHK1);
|
|
|
|
mode1res = inl(CONF1_ADDR_PORT);
|
|
|
|
outl(CONF1_ADDR_PORT, oldval1);
|
1999-05-18 20:48:43 +00:00
|
|
|
|
2002-07-21 05:35:42 +00:00
|
|
|
if (bootverbose)
|
2002-11-02 22:32:04 +00:00
|
|
|
printf("pci_open(1b):\tmode1res=0x%08x (0x%08lx)\n",
|
2002-07-21 05:35:42 +00:00
|
|
|
mode1res, CONF1_ENABLE_CHK1);
|
1999-05-18 20:48:43 +00:00
|
|
|
|
2002-07-21 05:35:42 +00:00
|
|
|
if ((mode1res & CONF1_ENABLE_MSK1) == CONF1_ENABLE_RES1) {
|
|
|
|
if (pci_cfgcheck(32))
|
|
|
|
return (cfgmech);
|
|
|
|
}
|
2000-09-05 00:53:34 +00:00
|
|
|
}
|
|
|
|
|
2002-07-21 05:35:42 +00:00
|
|
|
oldval2 = inb(CONF2_ENABLE_PORT);
|
2000-09-05 00:53:34 +00:00
|
|
|
|
2002-07-21 05:35:42 +00:00
|
|
|
if (bootverbose) {
|
|
|
|
printf("pci_open(2):\tmode 2 enable port (0x0cf8) is 0x%02x\n",
|
|
|
|
oldval2);
|
|
|
|
}
|
2000-09-05 00:53:34 +00:00
|
|
|
|
2002-07-21 05:35:42 +00:00
|
|
|
if ((oldval2 & 0xf0) == 0) {
|
2000-09-05 00:53:34 +00:00
|
|
|
|
2004-12-06 08:27:10 +00:00
|
|
|
cfgmech = CFGMECH_2;
|
2002-07-21 05:35:42 +00:00
|
|
|
devmax = 16;
|
2000-09-05 00:53:34 +00:00
|
|
|
|
2002-07-21 05:35:42 +00:00
|
|
|
outb(CONF2_ENABLE_PORT, CONF2_ENABLE_CHK);
|
|
|
|
mode2res = inb(CONF2_ENABLE_PORT);
|
|
|
|
outb(CONF2_ENABLE_PORT, oldval2);
|
2000-09-05 00:53:34 +00:00
|
|
|
|
2002-07-21 05:35:42 +00:00
|
|
|
if (bootverbose)
|
|
|
|
printf("pci_open(2a):\tmode2res=0x%02x (0x%02x)\n",
|
|
|
|
mode2res, CONF2_ENABLE_CHK);
|
2000-09-05 00:53:34 +00:00
|
|
|
|
2002-07-21 05:35:42 +00:00
|
|
|
if (mode2res == CONF2_ENABLE_RES) {
|
|
|
|
if (bootverbose)
|
|
|
|
printf("pci_open(2a):\tnow trying mechanism 2\n");
|
2000-06-23 07:44:33 +00:00
|
|
|
|
2002-07-21 05:35:42 +00:00
|
|
|
if (pci_cfgcheck(16))
|
|
|
|
return (cfgmech);
|
|
|
|
}
|
2000-10-02 07:11:13 +00:00
|
|
|
}
|
2000-06-23 07:44:33 +00:00
|
|
|
|
2004-12-06 08:27:10 +00:00
|
|
|
cfgmech = CFGMECH_NONE;
|
2002-07-21 05:35:42 +00:00
|
|
|
devmax = 0;
|
|
|
|
return (cfgmech);
|
2000-06-23 07:44:33 +00:00
|
|
|
}
|
|
|
|
|
2004-12-06 08:27:10 +00:00
|
|
|
static int
|
|
|
|
pciereg_cfgopen(void)
|
|
|
|
{
|
|
|
|
struct pcie_cfg_list *pcielist;
|
|
|
|
struct pcie_cfg_elem *pcie_array, *elem;
|
|
|
|
#ifdef SMP
|
|
|
|
struct pcpu *pc;
|
|
|
|
#endif
|
|
|
|
vm_offset_t va;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
if (bootverbose)
|
|
|
|
printf("Setting up PCIe mappings for BAR 0x%x\n", pciebar);
|
|
|
|
|
|
|
|
#ifdef SMP
|
|
|
|
SLIST_FOREACH(pc, &cpuhead, pc_allcpu)
|
|
|
|
#endif
|
|
|
|
{
|
|
|
|
|
|
|
|
pcie_array = malloc(sizeof(struct pcie_cfg_elem) * PCIE_CACHE,
|
|
|
|
M_DEVBUF, M_NOWAIT);
|
|
|
|
if (pcie_array == NULL)
|
|
|
|
return (0);
|
|
|
|
|
|
|
|
va = kmem_alloc_nofault(kernel_map, PCIE_CACHE * PAGE_SIZE);
|
|
|
|
if (va == 0) {
|
|
|
|
free(pcie_array, M_DEVBUF);
|
|
|
|
return (0);
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef SMP
|
|
|
|
pcielist = &pcie_list[pc->pc_cpuid];
|
|
|
|
#else
|
|
|
|
pcielist = &pcie_list[0];
|
|
|
|
#endif
|
|
|
|
TAILQ_INIT(pcielist);
|
|
|
|
for (i = 0; i < PCIE_CACHE; i++) {
|
|
|
|
elem = &pcie_array[i];
|
|
|
|
elem->vapage = va + (i * PAGE_SIZE);
|
|
|
|
elem->papage = 0;
|
|
|
|
TAILQ_INSERT_HEAD(pcielist, elem, elem);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
cfgmech = CFGMECH_PCIE;
|
|
|
|
devmax = 32;
|
|
|
|
return (1);
|
|
|
|
}
|
|
|
|
|
|
|
|
#define PCIE_PADDR(bar, reg, bus, slot, func) \
|
|
|
|
((bar) | \
|
|
|
|
(((bus) & 0xff) << 20) | \
|
|
|
|
(((slot) & 0x1f) << 15) | \
|
|
|
|
(((func) & 0x7) << 12) | \
|
|
|
|
((reg) & 0xfff))
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Find an element in the cache that matches the physical page desired, or
|
|
|
|
* create a new mapping from the least recently used element.
|
|
|
|
* A very simple LRU algorithm is used here, does it need to be more
|
|
|
|
* efficient?
|
|
|
|
*/
|
|
|
|
static __inline struct pcie_cfg_elem *
|
|
|
|
pciereg_findelem(vm_paddr_t papage)
|
|
|
|
{
|
|
|
|
struct pcie_cfg_list *pcielist;
|
|
|
|
struct pcie_cfg_elem *elem;
|
|
|
|
|
|
|
|
pcielist = &pcie_list[PCPU_GET(cpuid)];
|
|
|
|
TAILQ_FOREACH(elem, pcielist, elem) {
|
|
|
|
if (elem->papage == papage)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (elem == NULL) {
|
|
|
|
elem = TAILQ_LAST(pcielist, pcie_cfg_list);
|
|
|
|
if (elem->papage != 0) {
|
|
|
|
pmap_kremove(elem->vapage);
|
|
|
|
invlpg(elem->vapage);
|
|
|
|
}
|
|
|
|
pmap_kenter(elem->vapage, papage);
|
|
|
|
elem->papage = papage;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (elem != TAILQ_FIRST(pcielist)) {
|
|
|
|
TAILQ_REMOVE(pcielist, elem, elem);
|
|
|
|
TAILQ_INSERT_HEAD(pcielist, elem, elem);
|
|
|
|
}
|
|
|
|
return (elem);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
pciereg_cfgread(int bus, int slot, int func, int reg, int bytes)
|
|
|
|
{
|
|
|
|
struct pcie_cfg_elem *elem;
|
|
|
|
volatile vm_offset_t va;
|
|
|
|
vm_paddr_t pa, papage;
|
2004-12-10 15:44:12 +00:00
|
|
|
int data;
|
2004-12-06 08:27:10 +00:00
|
|
|
|
2004-12-10 15:44:12 +00:00
|
|
|
critical_enter();
|
2004-12-06 08:27:10 +00:00
|
|
|
pa = PCIE_PADDR(pciebar, reg, bus, slot, func);
|
|
|
|
papage = pa & ~PAGE_MASK;
|
|
|
|
elem = pciereg_findelem(papage);
|
|
|
|
va = elem->vapage | (pa & PAGE_MASK);
|
|
|
|
|
|
|
|
switch (bytes) {
|
|
|
|
case 4:
|
2004-12-10 15:44:12 +00:00
|
|
|
data = *(volatile uint32_t *)(va);
|
|
|
|
break;
|
2004-12-06 08:27:10 +00:00
|
|
|
case 2:
|
2004-12-10 15:44:12 +00:00
|
|
|
data = *(volatile uint16_t *)(va);
|
|
|
|
break;
|
2004-12-06 08:27:10 +00:00
|
|
|
case 1:
|
2004-12-10 15:44:12 +00:00
|
|
|
data = *(volatile uint8_t *)(va);
|
|
|
|
break;
|
2004-12-06 08:27:10 +00:00
|
|
|
default:
|
|
|
|
panic("pciereg_cfgread: invalid width");
|
|
|
|
}
|
2004-12-10 15:44:12 +00:00
|
|
|
|
|
|
|
critical_exit();
|
|
|
|
return (data);
|
2004-12-06 08:27:10 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
pciereg_cfgwrite(int bus, int slot, int func, int reg, int data, int bytes)
|
|
|
|
{
|
|
|
|
struct pcie_cfg_elem *elem;
|
|
|
|
volatile vm_offset_t va;
|
|
|
|
vm_paddr_t pa, papage;
|
|
|
|
|
2004-12-10 15:44:12 +00:00
|
|
|
critical_enter();
|
2004-12-06 08:27:10 +00:00
|
|
|
pa = PCIE_PADDR(pciebar, reg, bus, slot, func);
|
|
|
|
papage = pa & ~PAGE_MASK;
|
|
|
|
elem = pciereg_findelem(papage);
|
|
|
|
va = elem->vapage | (pa & PAGE_MASK);
|
|
|
|
|
|
|
|
switch (bytes) {
|
|
|
|
case 4:
|
|
|
|
*(volatile uint32_t *)(va) = data;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
*(volatile uint16_t *)(va) = data;
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
*(volatile uint8_t *)(va) = data;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
panic("pciereg_cfgwrite: invalid width");
|
|
|
|
}
|
2004-12-10 15:44:12 +00:00
|
|
|
|
|
|
|
critical_exit();
|
2004-12-06 08:27:10 +00:00
|
|
|
}
|