2003-11-03 21:53:38 +00:00
|
|
|
/*-
|
|
|
|
* Copyright (c) 2003 John Baldwin <jhb@FreeBSD.org>
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
* 3. Neither the name of the author nor the names of any co-contributors
|
|
|
|
* may be used to endorse or promote products derived from this software
|
|
|
|
* without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
|
|
|
|
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
|
|
|
|
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
|
|
|
|
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
|
|
|
|
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
|
|
|
|
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
|
|
|
|
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
|
|
|
|
* SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* $FreeBSD$
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _MACHINE_APICVAR_H_
|
|
|
|
#define _MACHINE_APICVAR_H_
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Local && I/O APIC variable definitions.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Layout of local APIC interrupt vectors:
|
|
|
|
*
|
|
|
|
* 0xff (255) +-------------+
|
2003-11-14 22:21:30 +00:00
|
|
|
* | | 15 (Spurious / IPIs / Local Interrupts)
|
2003-11-03 21:53:38 +00:00
|
|
|
* 0xf0 (240) +-------------+
|
2004-12-23 19:47:59 +00:00
|
|
|
* | | 14 (I/O Interrupts / Timer)
|
2003-11-03 21:53:38 +00:00
|
|
|
* 0xe0 (224) +-------------+
|
2003-11-14 19:10:13 +00:00
|
|
|
* | | 13 (I/O Interrupts)
|
2003-11-03 21:53:38 +00:00
|
|
|
* 0xd0 (208) +-------------+
|
2003-11-14 19:10:13 +00:00
|
|
|
* | | 12 (I/O Interrupts)
|
2003-11-03 21:53:38 +00:00
|
|
|
* 0xc0 (192) +-------------+
|
|
|
|
* | | 11 (I/O Interrupts)
|
|
|
|
* 0xb0 (176) +-------------+
|
|
|
|
* | | 10 (I/O Interrupts)
|
|
|
|
* 0xa0 (160) +-------------+
|
|
|
|
* | | 9 (I/O Interrupts)
|
|
|
|
* 0x90 (144) +-------------+
|
|
|
|
* | | 8 (I/O Interrupts / System Calls)
|
|
|
|
* 0x80 (128) +-------------+
|
|
|
|
* | | 7 (I/O Interrupts)
|
|
|
|
* 0x70 (112) +-------------+
|
|
|
|
* | | 6 (I/O Interrupts)
|
|
|
|
* 0x60 (96) +-------------+
|
|
|
|
* | | 5 (I/O Interrupts)
|
|
|
|
* 0x50 (80) +-------------+
|
|
|
|
* | | 4 (I/O Interrupts)
|
|
|
|
* 0x40 (64) +-------------+
|
|
|
|
* | | 3 (I/O Interrupts)
|
|
|
|
* 0x30 (48) +-------------+
|
2003-11-14 19:10:13 +00:00
|
|
|
* | | 2 (ATPIC Interrupts)
|
2003-11-03 21:53:38 +00:00
|
|
|
* 0x20 (32) +-------------+
|
|
|
|
* | | 1 (Exceptions, traps, faults, etc.)
|
|
|
|
* 0x10 (16) +-------------+
|
|
|
|
* | | 0 (Exceptions, traps, faults, etc.)
|
|
|
|
* 0x00 (0) +-------------+
|
|
|
|
*
|
|
|
|
* Note: 0x80 needs to be handled specially and not allocated to an
|
|
|
|
* I/O device!
|
|
|
|
*/
|
|
|
|
|
2007-05-08 22:01:04 +00:00
|
|
|
#define MAX_APIC_ID 0xfe
|
2003-11-03 21:53:38 +00:00
|
|
|
#define APIC_ID_ALL 0xff
|
2004-12-23 19:47:59 +00:00
|
|
|
|
|
|
|
/* I/O Interrupts are used for external devices such as ISA, PCI, etc. */
|
2003-11-14 19:10:13 +00:00
|
|
|
#define APIC_IO_INTS (IDT_IO_INTS + 16)
|
2004-12-23 19:47:59 +00:00
|
|
|
#define APIC_NUM_IOINTS 191
|
|
|
|
|
|
|
|
/* The timer interrupt is used for clock handling and drives hardclock, etc. */
|
|
|
|
#define APIC_TIMER_INT (APIC_IO_INTS + APIC_NUM_IOINTS)
|
2003-11-03 21:53:38 +00:00
|
|
|
|
2004-12-07 20:15:01 +00:00
|
|
|
/*
|
|
|
|
********************* !!! WARNING !!! ******************************
|
|
|
|
* Each local apic has an interrupt receive fifo that is two entries deep
|
|
|
|
* for each interrupt priority class (higher 4 bits of interrupt vector).
|
|
|
|
* Once the fifo is full the APIC can no longer receive interrupts for this
|
|
|
|
* class and sending IPIs from other CPUs will be blocked.
|
|
|
|
* To avoid deadlocks there should be no more than two IPI interrupts
|
|
|
|
* pending at the same time.
|
|
|
|
* Currently this is guaranteed by dividing the IPIs in two groups that have
|
|
|
|
* each at most one IPI interrupt pending. The first group is protected by the
|
|
|
|
* smp_ipi_mtx and waits for the completion of the IPI (Only one IPI user
|
|
|
|
* at a time) The second group uses a single interrupt and a bitmap to avoid
|
|
|
|
* redundant IPI interrupts.
|
|
|
|
*/
|
|
|
|
|
2004-12-23 19:47:59 +00:00
|
|
|
/* Interrupts for local APIC LVT entries other than the timer. */
|
2009-06-07 22:52:48 +00:00
|
|
|
#define APIC_LOCAL_INTS 240
|
|
|
|
#define APIC_ERROR_INT APIC_LOCAL_INTS
|
|
|
|
#define APIC_THERMAL_INT (APIC_LOCAL_INTS + 1)
|
2010-05-24 15:45:05 +00:00
|
|
|
#define APIC_CMC_INT (APIC_LOCAL_INTS + 2)
|
|
|
|
#define APIC_IPI_INTS (APIC_LOCAL_INTS + 3)
|
2009-06-07 22:52:48 +00:00
|
|
|
|
2004-12-07 20:15:01 +00:00
|
|
|
#define IPI_RENDEZVOUS (APIC_IPI_INTS) /* Inter-CPU rendezvous. */
|
2003-11-03 21:53:38 +00:00
|
|
|
#define IPI_INVLTLB (APIC_IPI_INTS + 1) /* TLB Shootdown IPIs */
|
|
|
|
#define IPI_INVLPG (APIC_IPI_INTS + 2)
|
|
|
|
#define IPI_INVLRNG (APIC_IPI_INTS + 3)
|
2006-05-01 21:36:47 +00:00
|
|
|
#define IPI_INVLCACHE (APIC_IPI_INTS + 4)
|
|
|
|
#define IPI_LAZYPMAP (APIC_IPI_INTS + 5) /* Lazy pmap release. */
|
2004-12-07 20:15:01 +00:00
|
|
|
/* Vector to handle bitmap based IPIs */
|
2006-05-01 21:36:47 +00:00
|
|
|
#define IPI_BITMAP_VECTOR (APIC_IPI_INTS + 6)
|
2003-11-03 21:53:38 +00:00
|
|
|
|
2004-12-07 20:15:01 +00:00
|
|
|
/* IPIs handled by IPI_BITMAPED_VECTOR (XXX ups is there a better place?) */
|
|
|
|
#define IPI_AST 0 /* Generate software trap. */
|
2005-06-09 18:23:54 +00:00
|
|
|
#define IPI_PREEMPT 1
|
2009-05-02 12:59:47 +00:00
|
|
|
#define IPI_HARDCLOCK 2
|
Refactor timer management code with priority to one-shot operation mode.
The main goal of this is to generate timer interrupts only when there is
some work to do. When CPU is busy interrupts are generating at full rate
of hz + stathz to fullfill scheduler and timekeeping requirements. But
when CPU is idle, only minimum set of interrupts (down to 8 interrupts per
second per CPU now), needed to handle scheduled callouts is executed.
This allows significantly increase idle CPU sleep time, increasing effect
of static power-saving technologies. Also it should reduce host CPU load
on virtualized systems, when guest system is idle.
There is set of tunables, also available as writable sysctls, allowing to
control wanted event timer subsystem behavior:
kern.eventtimer.timer - allows to choose event timer hardware to use.
On x86 there is up to 4 different kinds of timers. Depending on whether
chosen timer is per-CPU, behavior of other options slightly differs.
kern.eventtimer.periodic - allows to choose periodic and one-shot
operation mode. In periodic mode, current timer hardware taken as the only
source of time for time events. This mode is quite alike to previous kernel
behavior. One-shot mode instead uses currently selected time counter
hardware to schedule all needed events one by one and program timer to
generate interrupt exactly in specified time. Default value depends of
chosen timer capabilities, but one-shot mode is preferred, until other is
forced by user or hardware.
kern.eventtimer.singlemul - in periodic mode specifies how much times
higher timer frequency should be, to not strictly alias hardclock() and
statclock() events. Default values are 2 and 4, but could be reduced to 1
if extra interrupts are unwanted.
kern.eventtimer.idletick - makes each CPU to receive every timer interrupt
independently of whether they busy or not. By default this options is
disabled. If chosen timer is per-CPU and runs in periodic mode, this option
has no effect - all interrupts are generating.
As soon as this patch modifies cpu_idle() on some platforms, I have also
refactored one on x86. Now it makes use of MONITOR/MWAIT instrunctions
(if supported) under high sleep/wakeup rate, as fast alternative to other
methods. It allows SMP scheduler to wake up sleeping CPUs much faster
without using IPI, significantly increasing performance on some highly
task-switching loads.
Tested by: many (on i386, amd64, sparc64 and powerc)
H/W donated by: Gheorghe Ardelean
Sponsored by: iXsystems, Inc.
2010-09-13 07:25:35 +00:00
|
|
|
#define IPI_BITMAP_LAST IPI_HARDCLOCK
|
2004-12-07 20:15:01 +00:00
|
|
|
#define IPI_IS_BITMAPED(x) ((x) <= IPI_BITMAP_LAST)
|
|
|
|
|
2006-05-01 21:36:47 +00:00
|
|
|
#define IPI_STOP (APIC_IPI_INTS + 7) /* Stop CPU until restarted. */
|
Add SMP/i386 suspend/resume support.
Most part is merged from amd64.
- i386/acpica/acpi_wakecode.S
Replaced with amd64 code (from realmode to paging enabling code).
- i386/acpica/acpi_wakeup.c
Replaced with amd64 code (except for wakeup_pagetables stuff).
- i386/include/pcb.h
- i386/i386/genassym.c
Added PCB new members (CR0, CR2, CR4, DS, ED, FS, SS, GDT, IDT, LDT
and TR) needed for suspend/resume, not for context switch.
- i386/i386/swtch.s
Added suspendctx() and resumectx().
Note that savectx() was not changed and used for suspending (while
amd64 code uses it).
BSP and AP execute the same sequence, suspendctx(), acpi_wakecode()
and resumectx() for suspend/resume (in case of UP system also).
- i386/i386/apic_vector.s
Added cpususpend().
- i386/i386/mp_machdep.c
- i386/include/smp.h
Added cpususpend_handler().
- i386/include/apicvar.h
- kern/subr_smp.c
- sys/smp.h
Added IPI_SUSPEND and suspend_cpus().
- i386/i386/initcpu.c
- i386/i386/machdep.c
- i386/include/md_var.h
- pc98/pc98/machdep.c
Moved initializecpu() declarations to md_var.h.
MFC after: 3 days
2012-05-18 18:55:58 +00:00
|
|
|
#define IPI_SUSPEND (APIC_IPI_INTS + 8) /* Suspend CPU until restarted. */
|
|
|
|
#define IPI_STOP_HARD (APIC_IPI_INTS + 9) /* Stop CPU with a NMI. */
|
2004-12-07 20:15:01 +00:00
|
|
|
|
2004-12-23 19:47:59 +00:00
|
|
|
/*
|
|
|
|
* The spurious interrupt can share the priority class with the IPIs since
|
2004-12-07 20:15:01 +00:00
|
|
|
* it is not a normal interrupt. (Does not use the APIC's interrupt fifo)
|
|
|
|
*/
|
2003-11-03 21:53:38 +00:00
|
|
|
#define APIC_SPURIOUS_INT 255
|
|
|
|
|
|
|
|
#define LVT_LINT0 0
|
|
|
|
#define LVT_LINT1 1
|
|
|
|
#define LVT_TIMER 2
|
|
|
|
#define LVT_ERROR 3
|
|
|
|
#define LVT_PMC 4
|
|
|
|
#define LVT_THERMAL 5
|
2010-05-24 15:45:05 +00:00
|
|
|
#define LVT_CMCI 6
|
|
|
|
#define LVT_MAX LVT_CMCI
|
2003-11-03 21:53:38 +00:00
|
|
|
|
|
|
|
#ifndef LOCORE
|
|
|
|
|
|
|
|
#define APIC_IPI_DEST_SELF -1
|
|
|
|
#define APIC_IPI_DEST_ALL -2
|
|
|
|
#define APIC_IPI_DEST_OTHERS -3
|
|
|
|
|
2004-06-23 15:29:20 +00:00
|
|
|
#define APIC_BUS_UNKNOWN -1
|
|
|
|
#define APIC_BUS_ISA 0
|
|
|
|
#define APIC_BUS_EISA 1
|
|
|
|
#define APIC_BUS_PCI 2
|
|
|
|
#define APIC_BUS_MAX APIC_BUS_PCI
|
|
|
|
|
2003-11-03 21:53:38 +00:00
|
|
|
/*
|
|
|
|
* An APIC enumerator is a psuedo bus driver that enumerates APIC's including
|
|
|
|
* CPU's and I/O APIC's.
|
|
|
|
*/
|
|
|
|
struct apic_enumerator {
|
|
|
|
const char *apic_name;
|
|
|
|
int (*apic_probe)(void);
|
|
|
|
int (*apic_probe_cpus)(void);
|
|
|
|
int (*apic_setup_local)(void);
|
|
|
|
int (*apic_setup_io)(void);
|
|
|
|
SLIST_ENTRY(apic_enumerator) apic_next;
|
|
|
|
};
|
|
|
|
|
|
|
|
inthand_t
|
|
|
|
IDTVEC(apic_isr1), IDTVEC(apic_isr2), IDTVEC(apic_isr3),
|
2003-11-14 19:10:13 +00:00
|
|
|
IDTVEC(apic_isr4), IDTVEC(apic_isr5), IDTVEC(apic_isr6),
|
2010-05-24 15:45:05 +00:00
|
|
|
IDTVEC(apic_isr7), IDTVEC(cmcint), IDTVEC(errorint),
|
|
|
|
IDTVEC(spuriousint), IDTVEC(timerint);
|
2003-11-03 21:53:38 +00:00
|
|
|
|
2007-03-20 21:53:31 +00:00
|
|
|
extern vm_paddr_t lapic_paddr;
|
2009-01-29 09:22:56 +00:00
|
|
|
extern int apic_cpuids[];
|
|
|
|
|
|
|
|
u_int apic_alloc_vector(u_int apic_id, u_int irq);
|
|
|
|
u_int apic_alloc_vectors(u_int apic_id, u_int *irqs, u_int count,
|
|
|
|
u_int align);
|
|
|
|
void apic_disable_vector(u_int apic_id, u_int vector);
|
|
|
|
void apic_enable_vector(u_int apic_id, u_int vector);
|
|
|
|
void apic_free_vector(u_int apic_id, u_int vector, u_int irq);
|
|
|
|
u_int apic_idt_to_irq(u_int apic_id, u_int vector);
|
2003-11-03 21:53:38 +00:00
|
|
|
void apic_register_enumerator(struct apic_enumerator *enumerator);
|
2009-01-29 09:22:56 +00:00
|
|
|
u_int apic_cpuid(u_int apic_id);
|
2007-03-05 20:35:17 +00:00
|
|
|
void *ioapic_create(vm_paddr_t addr, int32_t apic_id, int intbase);
|
2003-11-03 21:53:38 +00:00
|
|
|
int ioapic_disable_pin(void *cookie, u_int pin);
|
|
|
|
int ioapic_get_vector(void *cookie, u_int pin);
|
|
|
|
void ioapic_register(void *cookie);
|
|
|
|
int ioapic_remap_vector(void *cookie, u_int pin, int vector);
|
2004-06-23 15:29:20 +00:00
|
|
|
int ioapic_set_bus(void *cookie, u_int pin, int bus_type);
|
2003-11-03 21:53:38 +00:00
|
|
|
int ioapic_set_extint(void *cookie, u_int pin);
|
|
|
|
int ioapic_set_nmi(void *cookie, u_int pin);
|
2004-05-04 20:39:24 +00:00
|
|
|
int ioapic_set_polarity(void *cookie, u_int pin, enum intr_polarity pol);
|
|
|
|
int ioapic_set_triggermode(void *cookie, u_int pin,
|
|
|
|
enum intr_trigger trigger);
|
2003-11-03 21:53:38 +00:00
|
|
|
int ioapic_set_smi(void *cookie, u_int pin);
|
|
|
|
void lapic_create(u_int apic_id, int boot_cpu);
|
|
|
|
void lapic_disable(void);
|
2009-08-14 21:05:08 +00:00
|
|
|
void lapic_disable_pmc(void);
|
2003-11-03 21:53:38 +00:00
|
|
|
void lapic_dump(const char *str);
|
2010-05-24 15:45:05 +00:00
|
|
|
void lapic_enable_cmc(void);
|
2009-08-14 21:05:08 +00:00
|
|
|
int lapic_enable_pmc(void);
|
2003-11-12 18:13:57 +00:00
|
|
|
void lapic_eoi(void);
|
2003-11-03 21:53:38 +00:00
|
|
|
int lapic_id(void);
|
2007-03-05 20:35:17 +00:00
|
|
|
void lapic_init(vm_paddr_t addr);
|
2003-11-03 21:53:38 +00:00
|
|
|
int lapic_intr_pending(u_int vector);
|
|
|
|
void lapic_ipi_raw(register_t icrlo, u_int dest);
|
|
|
|
void lapic_ipi_vectored(u_int vector, int dest);
|
|
|
|
int lapic_ipi_wait(int delay);
|
2010-05-24 15:45:05 +00:00
|
|
|
void lapic_handle_cmc(void);
|
2010-03-29 19:13:34 +00:00
|
|
|
void lapic_handle_error(void);
|
2006-12-17 05:07:01 +00:00
|
|
|
void lapic_handle_intr(int vector, struct trapframe *frame);
|
|
|
|
void lapic_handle_timer(struct trapframe *frame);
|
2009-08-14 21:05:08 +00:00
|
|
|
void lapic_reenable_pmc(void);
|
2003-11-03 21:53:38 +00:00
|
|
|
void lapic_set_logical_id(u_int apic_id, u_int cluster, u_int cluster_id);
|
|
|
|
int lapic_set_lvt_mask(u_int apic_id, u_int lvt, u_char masked);
|
|
|
|
int lapic_set_lvt_mode(u_int apic_id, u_int lvt, u_int32_t mode);
|
2004-05-04 20:39:24 +00:00
|
|
|
int lapic_set_lvt_polarity(u_int apic_id, u_int lvt,
|
|
|
|
enum intr_polarity pol);
|
|
|
|
int lapic_set_lvt_triggermode(u_int apic_id, u_int lvt,
|
|
|
|
enum intr_trigger trigger);
|
2004-12-23 19:47:59 +00:00
|
|
|
void lapic_set_tpr(u_int vector);
|
2006-10-10 23:23:12 +00:00
|
|
|
void lapic_setup(int boot);
|
2003-11-03 21:53:38 +00:00
|
|
|
|
|
|
|
#endif /* !LOCORE */
|
|
|
|
#endif /* _MACHINE_APICVAR_H_ */
|