2011-05-13 04:54:01 +00:00
|
|
|
/*-
|
2012-10-26 13:40:12 +00:00
|
|
|
* Copyright (c) 2012 NetApp, Inc.
|
2011-05-13 04:54:01 +00:00
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND
|
|
|
|
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE
|
|
|
|
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
|
|
|
|
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
|
|
|
|
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
|
|
|
|
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
|
|
|
|
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
|
|
|
|
* SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* $FreeBSD$
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <sys/cdefs.h>
|
|
|
|
__FBSDID("$FreeBSD$");
|
|
|
|
|
|
|
|
#include <sys/types.h>
|
2012-10-26 13:40:12 +00:00
|
|
|
#include <sys/errno.h>
|
|
|
|
#include <x86/mptable.h>
|
2011-05-13 04:54:01 +00:00
|
|
|
|
|
|
|
#include <stdio.h>
|
|
|
|
#include <string.h>
|
|
|
|
|
2013-12-28 04:01:05 +00:00
|
|
|
#include "acpi.h"
|
2012-12-13 01:58:11 +00:00
|
|
|
#include "bhyverun.h"
|
2012-10-26 13:40:12 +00:00
|
|
|
#include "mptbl.h"
|
2014-01-29 14:56:48 +00:00
|
|
|
#include "pci_emul.h"
|
2012-10-26 13:40:12 +00:00
|
|
|
|
|
|
|
#define MPTABLE_BASE 0xF0000
|
|
|
|
|
2013-03-01 02:26:28 +00:00
|
|
|
/* floating pointer length + maximum length of configuration table */
|
|
|
|
#define MPTABLE_MAX_LENGTH (65536 + 16)
|
|
|
|
|
2012-10-26 13:40:12 +00:00
|
|
|
#define LAPIC_PADDR 0xFEE00000
|
|
|
|
#define LAPIC_VERSION 16
|
|
|
|
|
|
|
|
#define IOAPIC_PADDR 0xFEC00000
|
|
|
|
#define IOAPIC_VERSION 0x11
|
|
|
|
|
|
|
|
#define MP_SPECREV 4
|
|
|
|
#define MPFP_SIG "_MP_"
|
|
|
|
|
|
|
|
/* Configuration header defines */
|
|
|
|
#define MPCH_SIG "PCMP"
|
|
|
|
#define MPCH_OEMID "BHyVe "
|
|
|
|
#define MPCH_OEMID_LEN 8
|
|
|
|
#define MPCH_PRODID "Hypervisor "
|
|
|
|
#define MPCH_PRODID_LEN 12
|
|
|
|
|
|
|
|
/* Processor entry defines */
|
|
|
|
#define MPEP_SIG_FAMILY 6 /* XXX bhyve should supply this */
|
|
|
|
#define MPEP_SIG_MODEL 26
|
|
|
|
#define MPEP_SIG_STEPPING 5
|
|
|
|
#define MPEP_SIG \
|
|
|
|
((MPEP_SIG_FAMILY << 8) | \
|
|
|
|
(MPEP_SIG_MODEL << 4) | \
|
|
|
|
(MPEP_SIG_STEPPING))
|
|
|
|
|
|
|
|
#define MPEP_FEATURES (0xBFEBFBFF) /* XXX Intel i7 */
|
|
|
|
|
2013-12-23 19:29:07 +00:00
|
|
|
/* Number of local intr entries */
|
|
|
|
#define MPEII_NUM_LOCAL_IRQ 2
|
|
|
|
|
2012-10-26 13:40:12 +00:00
|
|
|
/* Bus entry defines */
|
|
|
|
#define MPE_NUM_BUSES 2
|
|
|
|
#define MPE_BUSNAME_LEN 6
|
|
|
|
#define MPE_BUSNAME_ISA "ISA "
|
|
|
|
#define MPE_BUSNAME_PCI "PCI "
|
|
|
|
|
|
|
|
static void *oem_tbl_start;
|
|
|
|
static int oem_tbl_size;
|
2011-05-13 04:54:01 +00:00
|
|
|
|
|
|
|
static uint8_t
|
2012-10-26 13:40:12 +00:00
|
|
|
mpt_compute_checksum(void *base, size_t len)
|
2011-05-13 04:54:01 +00:00
|
|
|
{
|
2012-10-26 13:40:12 +00:00
|
|
|
uint8_t *bytes;
|
|
|
|
uint8_t sum;
|
|
|
|
|
|
|
|
for(bytes = base, sum = 0; len > 0; len--) {
|
2011-05-13 04:54:01 +00:00
|
|
|
sum += *bytes++;
|
|
|
|
}
|
2012-10-26 13:40:12 +00:00
|
|
|
|
|
|
|
return (256 - sum);
|
2011-05-13 04:54:01 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2012-10-26 13:40:12 +00:00
|
|
|
mpt_build_mpfp(mpfps_t mpfp, vm_paddr_t gpa)
|
2011-05-13 04:54:01 +00:00
|
|
|
{
|
2012-10-26 13:40:12 +00:00
|
|
|
|
2011-05-13 04:54:01 +00:00
|
|
|
memset(mpfp, 0, sizeof(*mpfp));
|
2012-10-26 13:40:12 +00:00
|
|
|
memcpy(mpfp->signature, MPFP_SIG, 4);
|
|
|
|
mpfp->pap = gpa + sizeof(*mpfp);
|
|
|
|
mpfp->length = 1;
|
|
|
|
mpfp->spec_rev = MP_SPECREV;
|
|
|
|
mpfp->checksum = mpt_compute_checksum(mpfp, sizeof(*mpfp));
|
2011-05-13 04:54:01 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2012-10-26 13:40:12 +00:00
|
|
|
mpt_build_mpch(mpcth_t mpch)
|
2011-05-13 04:54:01 +00:00
|
|
|
{
|
|
|
|
|
2012-10-26 13:40:12 +00:00
|
|
|
memset(mpch, 0, sizeof(*mpch));
|
|
|
|
memcpy(mpch->signature, MPCH_SIG, 4);
|
|
|
|
mpch->spec_rev = MP_SPECREV;
|
|
|
|
memcpy(mpch->oem_id, MPCH_OEMID, MPCH_OEMID_LEN);
|
|
|
|
memcpy(mpch->product_id, MPCH_PRODID, MPCH_PRODID_LEN);
|
|
|
|
mpch->apic_address = LAPIC_PADDR;
|
2011-05-13 04:54:01 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2013-12-05 21:51:54 +00:00
|
|
|
mpt_build_proc_entries(proc_entry_ptr mpep, int ncpu)
|
2011-05-13 04:54:01 +00:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
2012-10-26 13:40:12 +00:00
|
|
|
for (i = 0; i < ncpu; i++) {
|
2011-05-13 04:54:01 +00:00
|
|
|
memset(mpep, 0, sizeof(*mpep));
|
2012-10-26 13:40:12 +00:00
|
|
|
mpep->type = MPCT_ENTRY_PROCESSOR;
|
|
|
|
mpep->apic_id = i; // XXX
|
|
|
|
mpep->apic_version = LAPIC_VERSION;
|
|
|
|
mpep->cpu_flags = PROCENTRY_FLAG_EN;
|
|
|
|
if (i == 0)
|
|
|
|
mpep->cpu_flags |= PROCENTRY_FLAG_BP;
|
|
|
|
mpep->cpu_signature = MPEP_SIG;
|
2011-05-13 04:54:01 +00:00
|
|
|
mpep->feature_flags = MPEP_FEATURES;
|
|
|
|
mpep++;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-12-23 19:29:07 +00:00
|
|
|
static void
|
|
|
|
mpt_build_localint_entries(int_entry_ptr mpie)
|
|
|
|
{
|
|
|
|
|
|
|
|
/* Hardcode LINT0 as ExtINT on all CPUs. */
|
|
|
|
memset(mpie, 0, sizeof(*mpie));
|
|
|
|
mpie->type = MPCT_ENTRY_LOCAL_INT;
|
|
|
|
mpie->int_type = INTENTRY_TYPE_EXTINT;
|
|
|
|
mpie->int_flags = INTENTRY_FLAGS_POLARITY_CONFORM |
|
|
|
|
INTENTRY_FLAGS_TRIGGER_CONFORM;
|
|
|
|
mpie->dst_apic_id = 0xff;
|
|
|
|
mpie->dst_apic_int = 0;
|
|
|
|
mpie++;
|
|
|
|
|
|
|
|
/* Hardcode LINT1 as NMI on all CPUs. */
|
|
|
|
memset(mpie, 0, sizeof(*mpie));
|
|
|
|
mpie->type = MPCT_ENTRY_LOCAL_INT;
|
|
|
|
mpie->int_type = INTENTRY_TYPE_NMI;
|
|
|
|
mpie->int_flags = INTENTRY_FLAGS_POLARITY_CONFORM |
|
|
|
|
INTENTRY_FLAGS_TRIGGER_CONFORM;
|
|
|
|
mpie->dst_apic_id = 0xff;
|
|
|
|
mpie->dst_apic_int = 1;
|
|
|
|
}
|
|
|
|
|
2011-05-13 04:54:01 +00:00
|
|
|
static void
|
2012-10-26 13:40:12 +00:00
|
|
|
mpt_build_bus_entries(bus_entry_ptr mpeb)
|
2011-05-13 04:54:01 +00:00
|
|
|
{
|
2012-10-26 13:40:12 +00:00
|
|
|
|
2011-05-13 04:54:01 +00:00
|
|
|
memset(mpeb, 0, sizeof(*mpeb));
|
2012-10-26 13:40:12 +00:00
|
|
|
mpeb->type = MPCT_ENTRY_BUS;
|
2013-10-17 22:01:17 +00:00
|
|
|
mpeb->bus_id = 0;
|
|
|
|
memcpy(mpeb->bus_type, MPE_BUSNAME_PCI, MPE_BUSNAME_LEN);
|
2011-05-13 04:54:01 +00:00
|
|
|
mpeb++;
|
|
|
|
|
|
|
|
memset(mpeb, 0, sizeof(*mpeb));
|
2012-10-26 13:40:12 +00:00
|
|
|
mpeb->type = MPCT_ENTRY_BUS;
|
2013-10-17 22:01:17 +00:00
|
|
|
mpeb->bus_id = 1;
|
|
|
|
memcpy(mpeb->bus_type, MPE_BUSNAME_ISA, MPE_BUSNAME_LEN);
|
2011-05-13 04:54:01 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2012-10-26 13:40:12 +00:00
|
|
|
mpt_build_ioapic_entries(io_apic_entry_ptr mpei, int id)
|
2011-05-13 04:54:01 +00:00
|
|
|
{
|
2012-10-26 13:40:12 +00:00
|
|
|
|
2011-05-13 04:54:01 +00:00
|
|
|
memset(mpei, 0, sizeof(*mpei));
|
2012-10-26 13:40:12 +00:00
|
|
|
mpei->type = MPCT_ENTRY_IOAPIC;
|
|
|
|
mpei->apic_id = id;
|
|
|
|
mpei->apic_version = IOAPIC_VERSION;
|
|
|
|
mpei->apic_flags = IOAPICENTRY_FLAG_EN;
|
|
|
|
mpei->apic_address = IOAPIC_PADDR;
|
2011-05-13 04:54:01 +00:00
|
|
|
}
|
|
|
|
|
2014-01-29 14:56:48 +00:00
|
|
|
static int
|
|
|
|
mpt_count_ioint_entries(void)
|
|
|
|
{
|
2014-02-14 21:34:08 +00:00
|
|
|
int bus, count;
|
|
|
|
|
|
|
|
count = 0;
|
|
|
|
for (bus = 0; bus <= PCI_BUSMAX; bus++)
|
|
|
|
count += pci_count_lintr(bus);
|
2014-01-29 14:56:48 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Always include entries for the first 16 pins along with a entry
|
|
|
|
* for each active PCI INTx pin.
|
|
|
|
*/
|
2014-02-14 21:34:08 +00:00
|
|
|
return (16 + count);
|
2014-01-29 14:56:48 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2014-05-15 14:16:55 +00:00
|
|
|
mpt_generate_pci_int(int bus, int slot, int pin, int pirq_pin, int ioapic_irq,
|
|
|
|
void *arg)
|
2014-01-29 14:56:48 +00:00
|
|
|
{
|
|
|
|
int_entry_ptr *mpiep, mpie;
|
|
|
|
|
|
|
|
mpiep = arg;
|
|
|
|
mpie = *mpiep;
|
|
|
|
memset(mpie, 0, sizeof(*mpie));
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This is always after another I/O interrupt entry, so cheat
|
|
|
|
* and fetch the I/O APIC ID from the prior entry.
|
|
|
|
*/
|
|
|
|
mpie->type = MPCT_ENTRY_INT;
|
|
|
|
mpie->int_type = INTENTRY_TYPE_INT;
|
2014-02-14 21:34:08 +00:00
|
|
|
mpie->src_bus_id = bus;
|
2014-01-29 14:56:48 +00:00
|
|
|
mpie->src_bus_irq = slot << 2 | (pin - 1);
|
|
|
|
mpie->dst_apic_id = mpie[-1].dst_apic_id;
|
|
|
|
mpie->dst_apic_int = ioapic_irq;
|
|
|
|
|
|
|
|
*mpiep = mpie + 1;
|
|
|
|
}
|
|
|
|
|
2011-05-13 04:54:01 +00:00
|
|
|
static void
|
2014-01-29 14:56:48 +00:00
|
|
|
mpt_build_ioint_entries(int_entry_ptr mpie, int id)
|
2011-05-13 04:54:01 +00:00
|
|
|
{
|
2014-02-14 21:34:08 +00:00
|
|
|
int pin, bus;
|
2011-05-13 04:54:01 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* The following config is taken from kernel mptable.c
|
|
|
|
* mptable_parse_default_config_ints(...), for now
|
|
|
|
* just use the default config, tweek later if needed.
|
|
|
|
*/
|
|
|
|
|
2014-01-29 14:56:48 +00:00
|
|
|
/* First, generate the first 16 pins. */
|
|
|
|
for (pin = 0; pin < 16; pin++) {
|
2013-10-17 22:01:17 +00:00
|
|
|
memset(mpie, 0, sizeof(*mpie));
|
|
|
|
mpie->type = MPCT_ENTRY_INT;
|
|
|
|
mpie->src_bus_id = 1;
|
|
|
|
mpie->dst_apic_id = id;
|
2011-05-13 04:54:01 +00:00
|
|
|
|
|
|
|
/*
|
2012-10-26 13:40:12 +00:00
|
|
|
* All default configs route IRQs from bus 0 to the first 16
|
|
|
|
* pins of the first I/O APIC with an APIC ID of 2.
|
2011-05-13 04:54:01 +00:00
|
|
|
*/
|
2013-10-17 22:01:17 +00:00
|
|
|
mpie->dst_apic_int = pin;
|
2011-05-13 04:54:01 +00:00
|
|
|
switch (pin) {
|
|
|
|
case 0:
|
|
|
|
/* Pin 0 is an ExtINT pin. */
|
2013-10-17 22:01:17 +00:00
|
|
|
mpie->int_type = INTENTRY_TYPE_EXTINT;
|
2011-05-13 04:54:01 +00:00
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
/* IRQ 0 is routed to pin 2. */
|
2013-10-17 22:01:17 +00:00
|
|
|
mpie->int_type = INTENTRY_TYPE_INT;
|
|
|
|
mpie->src_bus_irq = 0;
|
2011-05-13 04:54:01 +00:00
|
|
|
break;
|
2013-12-28 04:01:05 +00:00
|
|
|
case SCI_INT:
|
|
|
|
/* ACPI SCI is level triggered and active-lo. */
|
|
|
|
mpie->int_flags = INTENTRY_FLAGS_POLARITY_ACTIVELO |
|
|
|
|
INTENTRY_FLAGS_TRIGGER_LEVEL;
|
|
|
|
mpie->int_type = INTENTRY_TYPE_INT;
|
|
|
|
mpie->src_bus_irq = SCI_INT;
|
|
|
|
break;
|
2011-05-13 04:54:01 +00:00
|
|
|
default:
|
|
|
|
/* All other pins are identity mapped. */
|
2013-10-17 22:01:17 +00:00
|
|
|
mpie->int_type = INTENTRY_TYPE_INT;
|
|
|
|
mpie->src_bus_irq = pin;
|
2011-05-13 04:54:01 +00:00
|
|
|
break;
|
|
|
|
}
|
2013-10-17 22:01:17 +00:00
|
|
|
mpie++;
|
2011-05-13 04:54:01 +00:00
|
|
|
}
|
|
|
|
|
2014-01-29 14:56:48 +00:00
|
|
|
/* Next, generate entries for any PCI INTx interrupts. */
|
2014-02-14 21:34:08 +00:00
|
|
|
for (bus = 0; bus <= PCI_BUSMAX; bus++)
|
|
|
|
pci_walk_lintr(bus, mpt_generate_pci_int, &mpie);
|
2011-05-13 04:54:01 +00:00
|
|
|
}
|
|
|
|
|
2012-10-26 13:40:12 +00:00
|
|
|
void
|
|
|
|
mptable_add_oemtbl(void *tbl, int tblsz)
|
|
|
|
{
|
|
|
|
|
|
|
|
oem_tbl_start = tbl;
|
|
|
|
oem_tbl_size = tblsz;
|
|
|
|
}
|
|
|
|
|
2011-05-13 04:54:01 +00:00
|
|
|
int
|
2013-10-31 05:44:45 +00:00
|
|
|
mptable_build(struct vmctx *ctx, int ncpu)
|
2011-05-13 04:54:01 +00:00
|
|
|
{
|
2012-10-26 13:40:12 +00:00
|
|
|
mpcth_t mpch;
|
|
|
|
bus_entry_ptr mpeb;
|
|
|
|
io_apic_entry_ptr mpei;
|
2013-12-05 21:51:54 +00:00
|
|
|
proc_entry_ptr mpep;
|
2012-10-26 13:40:12 +00:00
|
|
|
mpfps_t mpfp;
|
2013-10-17 22:01:17 +00:00
|
|
|
int_entry_ptr mpie;
|
2014-05-02 04:51:31 +00:00
|
|
|
int ioints, bus;
|
2012-10-26 13:40:12 +00:00
|
|
|
char *curraddr;
|
2011-05-13 04:54:01 +00:00
|
|
|
char *startaddr;
|
|
|
|
|
2013-03-18 22:38:30 +00:00
|
|
|
startaddr = paddr_guest2host(ctx, MPTABLE_BASE, MPTABLE_MAX_LENGTH);
|
2013-03-01 02:26:28 +00:00
|
|
|
if (startaddr == NULL) {
|
2014-05-02 04:51:31 +00:00
|
|
|
fprintf(stderr, "mptable requires mapped mem\n");
|
2012-10-26 13:40:12 +00:00
|
|
|
return (ENOMEM);
|
2011-05-13 04:54:01 +00:00
|
|
|
}
|
|
|
|
|
2014-05-02 04:51:31 +00:00
|
|
|
/*
|
|
|
|
* There is no way to advertise multiple PCI hierarchies via MPtable
|
|
|
|
* so require that there is no PCI hierarchy with a non-zero bus
|
|
|
|
* number.
|
|
|
|
*/
|
|
|
|
for (bus = 1; bus <= PCI_BUSMAX; bus++) {
|
|
|
|
if (pci_bus_configured(bus)) {
|
|
|
|
fprintf(stderr, "MPtable is incompatible with "
|
|
|
|
"multiple PCI hierarchies.\r\n");
|
|
|
|
fprintf(stderr, "MPtable generation can be disabled "
|
|
|
|
"by passing the -Y option to bhyve(8).\r\n");
|
|
|
|
return (EINVAL);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-03-01 02:26:28 +00:00
|
|
|
curraddr = startaddr;
|
2012-10-26 13:40:12 +00:00
|
|
|
mpfp = (mpfps_t)curraddr;
|
|
|
|
mpt_build_mpfp(mpfp, MPTABLE_BASE);
|
|
|
|
curraddr += sizeof(*mpfp);
|
2011-05-13 04:54:01 +00:00
|
|
|
|
2012-10-26 13:40:12 +00:00
|
|
|
mpch = (mpcth_t)curraddr;
|
|
|
|
mpt_build_mpch(mpch);
|
|
|
|
curraddr += sizeof(*mpch);
|
2011-05-13 04:54:01 +00:00
|
|
|
|
2013-12-05 21:51:54 +00:00
|
|
|
mpep = (proc_entry_ptr)curraddr;
|
2012-10-26 13:40:12 +00:00
|
|
|
mpt_build_proc_entries(mpep, ncpu);
|
|
|
|
curraddr += sizeof(*mpep) * ncpu;
|
|
|
|
mpch->entry_count += ncpu;
|
2011-05-13 04:54:01 +00:00
|
|
|
|
2012-10-26 13:40:12 +00:00
|
|
|
mpeb = (bus_entry_ptr) curraddr;
|
|
|
|
mpt_build_bus_entries(mpeb);
|
|
|
|
curraddr += sizeof(*mpeb) * MPE_NUM_BUSES;
|
|
|
|
mpch->entry_count += MPE_NUM_BUSES;
|
2011-05-13 04:54:01 +00:00
|
|
|
|
2013-10-31 05:44:45 +00:00
|
|
|
mpei = (io_apic_entry_ptr)curraddr;
|
2013-11-25 23:31:00 +00:00
|
|
|
mpt_build_ioapic_entries(mpei, 0);
|
2013-10-31 05:44:45 +00:00
|
|
|
curraddr += sizeof(*mpei);
|
|
|
|
mpch->entry_count++;
|
2012-08-04 22:46:29 +00:00
|
|
|
|
2013-10-17 22:01:17 +00:00
|
|
|
mpie = (int_entry_ptr) curraddr;
|
2014-01-29 14:56:48 +00:00
|
|
|
ioints = mpt_count_ioint_entries();
|
|
|
|
mpt_build_ioint_entries(mpie, 0);
|
|
|
|
curraddr += sizeof(*mpie) * ioints;
|
|
|
|
mpch->entry_count += ioints;
|
2012-10-26 13:40:12 +00:00
|
|
|
|
2013-12-23 19:29:07 +00:00
|
|
|
mpie = (int_entry_ptr)curraddr;
|
|
|
|
mpt_build_localint_entries(mpie);
|
|
|
|
curraddr += sizeof(*mpie) * MPEII_NUM_LOCAL_IRQ;
|
|
|
|
mpch->entry_count += MPEII_NUM_LOCAL_IRQ;
|
|
|
|
|
2012-10-26 13:40:12 +00:00
|
|
|
if (oem_tbl_start) {
|
|
|
|
mpch->oem_table_pointer = curraddr - startaddr + MPTABLE_BASE;
|
|
|
|
mpch->oem_table_size = oem_tbl_size;
|
|
|
|
memcpy(curraddr, oem_tbl_start, oem_tbl_size);
|
2011-05-13 04:54:01 +00:00
|
|
|
}
|
|
|
|
|
2012-10-26 13:40:12 +00:00
|
|
|
mpch->base_table_length = curraddr - (char *)mpch;
|
2013-04-05 22:14:07 +00:00
|
|
|
mpch->checksum = mpt_compute_checksum(mpch, mpch->base_table_length);
|
2011-05-13 04:54:01 +00:00
|
|
|
|
2012-10-26 13:40:12 +00:00
|
|
|
return (0);
|
2011-05-13 04:54:01 +00:00
|
|
|
}
|