/***********************license start***************
* Copyright (c) 2003-2012 Cavium Inc. (support@cavium.com). All rights
* reserved.
*
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are
* met:
*
* * Redistributions of source code must retain the above copyright
* notice, this list of conditions and the following disclaimer.
*
* * Redistributions in binary form must reproduce the above
* copyright notice, this list of conditions and the following
* disclaimer in the documentation and/or other materials provided
* with the distribution.
* * Neither the name of Cavium Inc. nor the names of
* its contributors may be used to endorse or promote products
* derived from this software without specific prior written
* permission.
* This Software, including technical data, may be subject to U.S. export control
* laws, including the U.S. Export Administration Act and its associated
* regulations, and may be subject to export or import regulations in other
* countries.
* TO THE MAXIMUM EXTENT PERMITTED BY LAW, THE SOFTWARE IS PROVIDED "AS IS"
* AND WITH ALL FAULTS AND CAVIUM INC. MAKES NO PROMISES, REPRESENTATIONS OR
* WARRANTIES, EITHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, WITH RESPECT TO
* THE SOFTWARE, INCLUDING ITS CONDITION, ITS CONFORMITY TO ANY REPRESENTATION OR
* DESCRIPTION, OR THE EXISTENCE OF ANY LATENT OR PATENT DEFECTS, AND CAVIUM
* SPECIFICALLY DISCLAIMS ALL IMPLIED (IF ANY) WARRANTIES OF TITLE,
* MERCHANTABILITY, NONINFRINGEMENT, FITNESS FOR A PARTICULAR PURPOSE, LACK OF
* VIRUSES, ACCURACY OR COMPLETENESS, QUIET ENJOYMENT, QUIET POSSESSION OR
* CORRESPONDENCE TO DESCRIPTION. THE ENTIRE RISK ARISING OUT OF USE OR
* PERFORMANCE OF THE SOFTWARE LIES WITH YOU.
***********************license end**************************************/
/**
* @file
*
* Automatically generated error messages for cn38xx.
*
* This file is auto generated. Do not edit.
*
*
$Revision$
*
*
Error tree for CN38XX
* @dot
* digraph cn38xx
* {
* rankdir=LR;
* node [shape=record, width=.1, height=.1, fontsize=8, font=helvitica];
* edge [fontsize=7, font=helvitica];
* cvmx_root [label="ROOT|root"];
* cvmx_ciu_int0_sum0 [label="CIU_INTX_SUM0(0)"];
* cvmx_root:root:e -> cvmx_ciu_int0_sum0 [label="root"];
* cvmx_ciu_int_sum1 [label="CIU_INT_SUM1"];
* cvmx_root:root:e -> cvmx_ciu_int_sum1 [label="root"];
* cvmx_npi_rsl_int_blocks [label="NPI_RSL_INT_BLOCKS|l2c|npi|gmx0|gmx1|ipd|spx0|pow|spx1|asx0|asx1|pko|tim|key|mio|pip|fpa|lmc|dfa|iob|zip"];
* cvmx_l2d_err [label="L2D_ERR|sec_err|ded_err"];
* cvmx_npi_rsl_int_blocks:l2c:e -> cvmx_l2d_err [label="l2c"];
* cvmx_l2t_err [label="L2T_ERR|sec_err|ded_err|lckerr|lckerr2"];
* cvmx_npi_rsl_int_blocks:l2c:e -> cvmx_l2t_err [label="l2c"];
* cvmx_npi_int_sum [label="NPI_INT_SUM|rml_rto|rml_wto|po0_2sml|po1_2sml|po2_2sml|po3_2sml|i0_rtout|i1_rtout|i2_rtout|i3_rtout|i0_overf|i1_overf|i2_overf|i3_overf|p0_rtout|p1_rtout|p2_rtout|p3_rtout|p0_perr|p1_perr|p2_perr|p3_perr|g0_rtout|g1_rtout|g2_rtout|g3_rtout|p0_pperr|p1_pperr|p2_pperr|p3_pperr|p0_ptout|p1_ptout|p2_ptout|p3_ptout|i0_pperr|i1_pperr|i2_pperr|i3_pperr|win_rto|p_dperr|iobdma|fcr_s_e|fcr_a_f|pcr_s_e|pcr_a_f|q2_s_e|q2_a_f|q3_s_e|q3_a_f|com_s_e|com_a_f|pnc_s_e|pnc_a_f|rwx_s_e|rdx_s_e|pcf_p_e|pcf_p_f|pdf_p_e|pdf_p_f|q1_s_e|q1_a_f|pci_rsl"];
* cvmx_pci_int_sum2 [label="NPI_PCI_INT_SUM2|tr_wabt|mr_wabt|mr_wtto|tr_abt|mr_abt|mr_tto|msi_per|msi_tabt|msi_mabt|msc_msg|tsr_abt|serr|aperr|dperr|ill_rwr|ill_rrd|win_wr|ill_wr|ill_rd"];
* cvmx_npi_int_sum:pci_rsl:e -> cvmx_pci_int_sum2 [label="pci_rsl"];
* cvmx_npi_rsl_int_blocks:npi:e -> cvmx_npi_int_sum [label="npi"];
* cvmx_gmx0_bad_reg [label="GMXX_BAD_REG(0)|out_col|ncb_ovr|out_ovr|loststat|statovr|inb_nxa"];
* cvmx_npi_rsl_int_blocks:gmx0:e -> cvmx_gmx0_bad_reg [label="gmx0"];
* cvmx_gmx0_rx0_int_reg [label="GMXX_RXX_INT_REG(0,0)|carext|maxerr|alnerr|lenerr|skperr|niberr|ovrerr"];
* cvmx_npi_rsl_int_blocks:gmx0:e -> cvmx_gmx0_rx0_int_reg [label="gmx0"];
* cvmx_gmx0_rx1_int_reg [label="GMXX_RXX_INT_REG(1,0)|carext|maxerr|alnerr|lenerr|skperr|niberr|ovrerr"];
* cvmx_npi_rsl_int_blocks:gmx0:e -> cvmx_gmx0_rx1_int_reg [label="gmx0"];
* cvmx_gmx0_rx2_int_reg [label="GMXX_RXX_INT_REG(2,0)|carext|maxerr|alnerr|lenerr|skperr|niberr|ovrerr"];
* cvmx_npi_rsl_int_blocks:gmx0:e -> cvmx_gmx0_rx2_int_reg [label="gmx0"];
* cvmx_gmx0_rx3_int_reg [label="GMXX_RXX_INT_REG(3,0)|carext|maxerr|alnerr|lenerr|skperr|niberr|ovrerr"];
* cvmx_npi_rsl_int_blocks:gmx0:e -> cvmx_gmx0_rx3_int_reg [label="gmx0"];
* cvmx_gmx0_tx_int_reg [label="GMXX_TX_INT_REG(0)|pko_nxa|ncb_nxa|undflw"];
* cvmx_npi_rsl_int_blocks:gmx0:e -> cvmx_gmx0_tx_int_reg [label="gmx0"];
* cvmx_gmx1_bad_reg [label="GMXX_BAD_REG(1)|out_col|ncb_ovr|out_ovr|loststat|statovr|inb_nxa"];
* cvmx_npi_rsl_int_blocks:gmx1:e -> cvmx_gmx1_bad_reg [label="gmx1"];
* cvmx_gmx1_rx0_int_reg [label="GMXX_RXX_INT_REG(0,1)|carext|maxerr|alnerr|lenerr|skperr|niberr|ovrerr"];
* cvmx_npi_rsl_int_blocks:gmx1:e -> cvmx_gmx1_rx0_int_reg [label="gmx1"];
* cvmx_gmx1_rx1_int_reg [label="GMXX_RXX_INT_REG(1,1)|carext|maxerr|alnerr|lenerr|skperr|niberr|ovrerr"];
* cvmx_npi_rsl_int_blocks:gmx1:e -> cvmx_gmx1_rx1_int_reg [label="gmx1"];
* cvmx_gmx1_rx2_int_reg [label="GMXX_RXX_INT_REG(2,1)|carext|maxerr|alnerr|lenerr|skperr|niberr|ovrerr"];
* cvmx_npi_rsl_int_blocks:gmx1:e -> cvmx_gmx1_rx2_int_reg [label="gmx1"];
* cvmx_gmx1_rx3_int_reg [label="GMXX_RXX_INT_REG(3,1)|carext|maxerr|alnerr|lenerr|skperr|niberr|ovrerr"];
* cvmx_npi_rsl_int_blocks:gmx1:e -> cvmx_gmx1_rx3_int_reg [label="gmx1"];
* cvmx_gmx1_tx_int_reg [label="GMXX_TX_INT_REG(1)|pko_nxa|ncb_nxa|undflw"];
* cvmx_npi_rsl_int_blocks:gmx1:e -> cvmx_gmx1_tx_int_reg [label="gmx1"];
* cvmx_ipd_int_sum [label="IPD_INT_SUM|prc_par0|prc_par1|prc_par2|prc_par3|bp_sub|dc_ovr|cc_ovr|c_coll|d_coll|bc_ovr"];
* cvmx_npi_rsl_int_blocks:ipd:e -> cvmx_ipd_int_sum [label="ipd"];
* cvmx_spx0_int_reg [label="SPXX_INT_REG(0)|prtnxa|abnorm|spiovr|clserr|drwnng|rsverr|tpaovr|diperr|syncerr|calerr"];
* cvmx_npi_rsl_int_blocks:spx0:e -> cvmx_spx0_int_reg [label="spx0"];
* cvmx_stx0_int_reg [label="STXX_INT_REG(0)|calpar0|calpar1|ovrbst|datovr|diperr|nosync|unxfrm|frmerr"];
* cvmx_npi_rsl_int_blocks:spx0:e -> cvmx_stx0_int_reg [label="spx0"];
* cvmx_pow_ecc_err [label="POW_ECC_ERR|sbe|dbe|rpe|iop"];
* cvmx_npi_rsl_int_blocks:pow:e -> cvmx_pow_ecc_err [label="pow"];
* cvmx_spx1_int_reg [label="SPXX_INT_REG(1)|prtnxa|abnorm|spiovr|clserr|drwnng|rsverr|tpaovr|diperr|syncerr|calerr"];
* cvmx_npi_rsl_int_blocks:spx1:e -> cvmx_spx1_int_reg [label="spx1"];
* cvmx_stx1_int_reg [label="STXX_INT_REG(1)|calpar0|calpar1|ovrbst|datovr|diperr|nosync|unxfrm|frmerr"];
* cvmx_npi_rsl_int_blocks:spx1:e -> cvmx_stx1_int_reg [label="spx1"];
* cvmx_asx0_int_reg [label="ASXX_INT_REG(0)|txpsh|txpop|ovrflw"];
* cvmx_npi_rsl_int_blocks:asx0:e -> cvmx_asx0_int_reg [label="asx0"];
* cvmx_asx1_int_reg [label="ASXX_INT_REG(1)|txpsh|txpop|ovrflw"];
* cvmx_npi_rsl_int_blocks:asx1:e -> cvmx_asx1_int_reg [label="asx1"];
* cvmx_pko_reg_error [label="PKO_REG_ERROR|parity|doorbell"];
* cvmx_npi_rsl_int_blocks:pko:e -> cvmx_pko_reg_error [label="pko"];
* cvmx_tim_reg_error [label="TIM_REG_ERROR|mask"];
* cvmx_npi_rsl_int_blocks:tim:e -> cvmx_tim_reg_error [label="tim"];
* cvmx_key_int_sum [label="KEY_INT_SUM|ked0_sbe|ked0_dbe|ked1_sbe|ked1_dbe"];
* cvmx_npi_rsl_int_blocks:key:e -> cvmx_key_int_sum [label="key"];
* cvmx_mio_boot_err [label="MIO_BOOT_ERR|adr_err|wait_err"];
* cvmx_npi_rsl_int_blocks:mio:e -> cvmx_mio_boot_err [label="mio"];
* cvmx_pip_int_reg [label="PIP_INT_REG|prtnxa|badtag|skprunt|todoovr|feperr|beperr"];
* cvmx_npi_rsl_int_blocks:pip:e -> cvmx_pip_int_reg [label="pip"];
* cvmx_fpa_int_sum [label="FPA_INT_SUM|