26ca36d4ca
is latched in first. The AR8327 apparently requires the low data word be latched in first. Obtained from: Linux OpenWRT
223 lines
5.3 KiB
C
223 lines
5.3 KiB
C
/*-
|
|
* Copyright (c) 2011-2012 Stefan Bethke.
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions
|
|
* are met:
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer.
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
|
|
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
|
|
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
|
|
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
|
|
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
|
|
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
|
|
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
|
|
* SUCH DAMAGE.
|
|
*
|
|
* $FreeBSD$
|
|
*/
|
|
|
|
#include <sys/param.h>
|
|
#include <sys/bus.h>
|
|
#include <sys/errno.h>
|
|
#include <sys/kernel.h>
|
|
#include <sys/module.h>
|
|
#include <sys/socket.h>
|
|
#include <sys/sockio.h>
|
|
#include <sys/sysctl.h>
|
|
#include <sys/systm.h>
|
|
|
|
#include <net/if.h>
|
|
#include <net/if_arp.h>
|
|
#include <net/ethernet.h>
|
|
#include <net/if_dl.h>
|
|
#include <net/if_media.h>
|
|
#include <net/if_types.h>
|
|
|
|
#include <machine/bus.h>
|
|
#include <dev/iicbus/iic.h>
|
|
#include <dev/iicbus/iiconf.h>
|
|
#include <dev/iicbus/iicbus.h>
|
|
#include <dev/mii/mii.h>
|
|
#include <dev/mii/miivar.h>
|
|
#include <dev/etherswitch/mdio.h>
|
|
|
|
#include <dev/etherswitch/etherswitch.h>
|
|
|
|
#include <dev/etherswitch/arswitch/arswitchreg.h>
|
|
#include <dev/etherswitch/arswitch/arswitchvar.h>
|
|
#include <dev/etherswitch/arswitch/arswitch_reg.h>
|
|
|
|
#include "mdio_if.h"
|
|
#include "miibus_if.h"
|
|
#include "etherswitch_if.h"
|
|
|
|
static inline void
|
|
arswitch_split_setpage(device_t dev, uint32_t addr, uint16_t *phy,
|
|
uint16_t *reg)
|
|
{
|
|
struct arswitch_softc *sc = device_get_softc(dev);
|
|
uint16_t page;
|
|
|
|
page = ((addr) >> 9) & 0xffff;
|
|
*phy = (((addr) >> 6) & 0x07) | 0x10;
|
|
*reg = ((addr) >> 1) & 0x1f;
|
|
|
|
if (sc->page != page) {
|
|
MDIO_WRITEREG(device_get_parent(dev), 0x18, 0, page);
|
|
sc->page = page;
|
|
}
|
|
}
|
|
|
|
/*
|
|
* Read half a register. Some of the registers define control bits, and
|
|
* the sequence of half-word accesses matters. The register addresses
|
|
* are word-even (mod 4).
|
|
*/
|
|
static inline int
|
|
arswitch_readreg16(device_t dev, int addr)
|
|
{
|
|
uint16_t phy, reg;
|
|
|
|
arswitch_split_setpage(dev, addr, &phy, ®);
|
|
return (MDIO_READREG(device_get_parent(dev), phy, reg));
|
|
}
|
|
|
|
/*
|
|
* XXX NOTE:
|
|
*
|
|
* This may not work for AR7240 series embedded switches -
|
|
* the per-PHY register space doesn't seem to be exposed.
|
|
*
|
|
* In that instance, it may be required to speak via
|
|
* the internal switch PHY MDIO bus indirection.
|
|
*/
|
|
void
|
|
arswitch_writedbg(device_t dev, int phy, uint16_t dbg_addr,
|
|
uint16_t dbg_data)
|
|
{
|
|
(void) MDIO_WRITEREG(device_get_parent(dev), phy,
|
|
MII_ATH_DBG_ADDR, dbg_addr);
|
|
(void) MDIO_WRITEREG(device_get_parent(dev), phy,
|
|
MII_ATH_DBG_DATA, dbg_data);
|
|
}
|
|
|
|
void
|
|
arswitch_writemmd(device_t dev, int phy, uint16_t dbg_addr,
|
|
uint16_t dbg_data)
|
|
{
|
|
(void) MDIO_WRITEREG(device_get_parent(dev), phy,
|
|
MII_ATH_MMD_ADDR, dbg_addr);
|
|
(void) MDIO_WRITEREG(device_get_parent(dev), phy,
|
|
MII_ATH_MMD_DATA, dbg_data);
|
|
}
|
|
|
|
/*
|
|
* Write half a register
|
|
*/
|
|
static inline int
|
|
arswitch_writereg16(device_t dev, int addr, int data)
|
|
{
|
|
uint16_t phy, reg;
|
|
|
|
arswitch_split_setpage(dev, addr, &phy, ®);
|
|
return (MDIO_WRITEREG(device_get_parent(dev), phy, reg, data));
|
|
}
|
|
|
|
int
|
|
arswitch_readreg_lsb(device_t dev, int addr)
|
|
{
|
|
|
|
return (arswitch_readreg16(dev, addr));
|
|
}
|
|
|
|
int
|
|
arswitch_readreg_msb(device_t dev, int addr)
|
|
{
|
|
|
|
return (arswitch_readreg16(dev, addr + 2) << 16);
|
|
}
|
|
|
|
int
|
|
arswitch_writereg_lsb(device_t dev, int addr, int data)
|
|
{
|
|
|
|
return (arswitch_writereg16(dev, addr, data & 0xffff));
|
|
}
|
|
|
|
int
|
|
arswitch_writereg_msb(device_t dev, int addr, int data)
|
|
{
|
|
|
|
return (arswitch_writereg16(dev, addr + 2, (data >> 16) & 0xffff));
|
|
}
|
|
|
|
int
|
|
arswitch_readreg(device_t dev, int addr)
|
|
{
|
|
|
|
return (arswitch_readreg_lsb(dev, addr) |
|
|
arswitch_readreg_msb(dev, addr));
|
|
}
|
|
|
|
int
|
|
arswitch_writereg(device_t dev, int addr, int value)
|
|
{
|
|
struct arswitch_softc *sc;
|
|
int r;
|
|
|
|
sc = device_get_softc(dev);
|
|
|
|
/* XXX Check the first write too? */
|
|
if (sc->mii_lo_first) {
|
|
r = arswitch_writereg_lsb(dev, addr, value);
|
|
r |= arswitch_writereg_msb(dev, addr, value);
|
|
} else {
|
|
r = arswitch_writereg_msb(dev, addr, value);
|
|
r |= arswitch_writereg_lsb(dev, addr, value);
|
|
}
|
|
|
|
return r;
|
|
}
|
|
|
|
int
|
|
arswitch_modifyreg(device_t dev, int addr, int mask, int set)
|
|
{
|
|
int value;
|
|
|
|
value = arswitch_readreg(dev, addr);
|
|
value &= ~mask;
|
|
value |= set;
|
|
return (arswitch_writereg(dev, addr, value));
|
|
}
|
|
|
|
int
|
|
arswitch_waitreg(device_t dev, int addr, int mask, int val, int timeout)
|
|
{
|
|
int err, v;
|
|
|
|
err = -1;
|
|
while (1) {
|
|
v = arswitch_readreg(dev, addr);
|
|
v &= mask;
|
|
if (v == val) {
|
|
err = 0;
|
|
break;
|
|
}
|
|
if (!timeout)
|
|
break;
|
|
DELAY(1);
|
|
timeout--;
|
|
}
|
|
return (err);
|
|
}
|