fa878ec311
On amd64, arm64 and i386, we have the possibility to switch between TLS areas in userspace. The nice thing about this is that it makes it easier to do light-weight threading, if we ever feel like doing that. On armv6, let's go into the same direction by making it possible to safely use the TPIDRURW register, which is intended for this purpose. Clean up the ARMv6 code to remove md_tp entirely. Simply add a dedicated field to the PCB to hold the value of TPIDRURW across context switches, like we do for any other register. As userspace currently uses the read-only TPIDRURO register, simply ensure that we keep both values in sync where possible. The system calls for modifying the read-only register will simply write the intended value into both registers, so that it lazily ends up in the PCB during the next context switch. Reviewed by: https://reviews.freebsd.org/D7951 Approved by: andrew Reviewed by: imp Differential Revision: https://reviews.freebsd.org/D7951
142 lines
3.6 KiB
C
142 lines
3.6 KiB
C
/*-
|
|
* Copyright (c) 1999 Luoqi Chen <luoqi@freebsd.org>
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions
|
|
* are met:
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer.
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
|
|
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
|
|
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
|
|
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
|
|
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
|
|
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
|
|
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
|
|
* SUCH DAMAGE.
|
|
*
|
|
* from: FreeBSD: src/sys/i386/include/globaldata.h,v 1.27 2001/04/27
|
|
* $FreeBSD$
|
|
*/
|
|
|
|
#ifndef _MACHINE_PCPU_H_
|
|
#define _MACHINE_PCPU_H_
|
|
|
|
#ifdef _KERNEL
|
|
|
|
#include <machine/cpuconf.h>
|
|
|
|
#define ALT_STACK_SIZE 128
|
|
|
|
struct vmspace;
|
|
|
|
#endif /* _KERNEL */
|
|
|
|
#if __ARM_ARCH >= 6
|
|
#define PCPU_MD_FIELDS \
|
|
unsigned int pc_vfpsid; \
|
|
unsigned int pc_vfpmvfr0; \
|
|
unsigned int pc_vfpmvfr1; \
|
|
struct pmap *pc_curpmap; \
|
|
vm_offset_t pc_qmap_addr; \
|
|
void *pc_qmap_pte; \
|
|
unsigned int pc_dbreg[32]; \
|
|
int pc_dbreg_cmd; \
|
|
char __pad[1]
|
|
#else
|
|
#define PCPU_MD_FIELDS \
|
|
vm_offset_t qmap_addr; \
|
|
void *pc_qmap_pte; \
|
|
char __pad[149]
|
|
#endif
|
|
|
|
#ifdef _KERNEL
|
|
|
|
#define PC_DBREG_CMD_NONE 0
|
|
#define PC_DBREG_CMD_LOAD 1
|
|
|
|
struct pcb;
|
|
struct pcpu;
|
|
|
|
extern struct pcpu *pcpup;
|
|
|
|
#if __ARM_ARCH >= 6
|
|
#define CPU_MASK (0xf)
|
|
|
|
#ifndef SMP
|
|
#define get_pcpu() (pcpup)
|
|
#else
|
|
#define get_pcpu() __extension__ ({ \
|
|
int id; \
|
|
__asm __volatile("mrc p15, 0, %0, c0, c0, 5" : "=r" (id)); \
|
|
(pcpup + (id & CPU_MASK)); \
|
|
})
|
|
#endif
|
|
|
|
static inline struct thread *
|
|
get_curthread(void)
|
|
{
|
|
void *ret;
|
|
|
|
__asm __volatile("mrc p15, 0, %0, c13, c0, 4" : "=r" (ret));
|
|
return (ret);
|
|
}
|
|
|
|
static inline void
|
|
set_curthread(struct thread *td)
|
|
{
|
|
|
|
__asm __volatile("mcr p15, 0, %0, c13, c0, 4" : : "r" (td));
|
|
}
|
|
|
|
|
|
static inline void *
|
|
get_tls(void)
|
|
{
|
|
void *tls;
|
|
|
|
/* TPIDRURW contains the authoritative value. */
|
|
__asm __volatile("mrc p15, 0, %0, c13, c0, 2" : "=r" (tls));
|
|
return (tls);
|
|
}
|
|
|
|
static inline void
|
|
set_tls(void *tls)
|
|
{
|
|
|
|
/*
|
|
* Update both TPIDRURW and TPIDRURO. TPIDRURW needs to be written
|
|
* first to ensure that a context switch between the two writes will
|
|
* still give the desired result of updating both.
|
|
*/
|
|
__asm __volatile(
|
|
"mcr p15, 0, %0, c13, c0, 2\n"
|
|
"mcr p15, 0, %0, c13, c0, 3\n"
|
|
: : "r" (tls));
|
|
}
|
|
|
|
#define curthread get_curthread()
|
|
|
|
#else
|
|
#define get_pcpu() pcpup
|
|
#endif
|
|
|
|
#define PCPU_GET(member) (get_pcpu()->pc_ ## member)
|
|
#define PCPU_ADD(member, value) (get_pcpu()->pc_ ## member += (value))
|
|
#define PCPU_INC(member) PCPU_ADD(member, 1)
|
|
#define PCPU_PTR(member) (&get_pcpu()->pc_ ## member)
|
|
#define PCPU_SET(member,value) (get_pcpu()->pc_ ## member = (value))
|
|
|
|
void pcpu0_init(void);
|
|
#endif /* _KERNEL */
|
|
|
|
#endif /* !_MACHINE_PCPU_H_ */
|