e5e9ae1dc2
1. At least some Netra t1 models have PCI buses with no associated interrupt map, but obviously expect the PCI swizzle to be done with the interrupt number from the higher level as intpin. In this case, the mapping also needs to continue at parent bus nodes. To handle that, add a quirk table based on the "name" property of the root node to avoid breaking other boxen. This property is now retrieved and printed at boot. 2. On SPARCengine Ultra AX machines, interrupt numbers are not mapped at all, and full interrupt numbers (not just INOs) are given in the interrupt properties. This is more or less cosmetical; the PCI interrupt numbers would be wrong, but the psycho resource allocation method would pass the right numbers on anyway. Tested by: mux (1), Maxim Mazurok <maxim@km.ua> (2)
83 lines
2.7 KiB
C
83 lines
2.7 KiB
C
/*
|
|
* Copyright (c) 1999, 2000 Matthew R. Green
|
|
* All rights reserved.
|
|
* Copyright 2001 by Thomas Moestl <tmm@FreeBSD.org>. All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions
|
|
* are met:
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer.
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution.
|
|
* 3. The name of the author may not be used to endorse or promote products
|
|
* derived from this software without specific prior written permission.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
|
* IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
|
* OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
|
* IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
|
|
* BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
|
|
* LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
|
|
* AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
|
|
* OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
|
|
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
|
|
* SUCH DAMAGE.
|
|
*
|
|
* from: NetBSD: psychoreg.h,v 1.8 2001/09/10 16:17:06 eeh Exp
|
|
*
|
|
* $FreeBSD$
|
|
*/
|
|
|
|
#ifndef _SPARC64_PCI_OFW_PCI_H_
|
|
#define _SPARC64_PCI_OFW_PCI_H_
|
|
|
|
#include <machine/ofw_bus.h>
|
|
|
|
/* PCI range child spaces. XXX: are these MI? */
|
|
#define PCI_CS_CONFIG 0x00
|
|
#define PCI_CS_IO 0x01
|
|
#define PCI_CS_MEM32 0x02
|
|
#define PCI_CS_MEM64 0x03
|
|
|
|
struct ofw_pci_imap {
|
|
u_int32_t phys_hi;
|
|
u_int32_t phys_mid;
|
|
u_int32_t phys_lo;
|
|
u_int32_t intr;
|
|
int32_t child_node;
|
|
u_int32_t child_intr;
|
|
};
|
|
|
|
struct ofw_pci_imap_msk {
|
|
u_int32_t phys_hi;
|
|
u_int32_t phys_mid;
|
|
u_int32_t phys_lo;
|
|
u_int32_t intr;
|
|
};
|
|
|
|
struct ofw_pci_bdesc;
|
|
typedef void ofw_pci_binit_t(device_t, struct ofw_pci_bdesc *);
|
|
|
|
struct ofw_pci_bdesc {
|
|
u_int obd_bus;
|
|
u_int obd_slot;
|
|
u_int obd_func;
|
|
u_int obd_secbus;
|
|
u_int obd_subbus;
|
|
ofw_pci_binit_t *obd_init;
|
|
struct ofw_pci_bdesc *obd_super;
|
|
};
|
|
|
|
u_int32_t ofw_pci_route_intr(phandle_t, u_int32_t);
|
|
obr_callback_t ofw_pci_orb_callback;
|
|
u_int8_t ofw_pci_alloc_busno(phandle_t);
|
|
ofw_pci_binit_t ofw_pci_binit;
|
|
void ofw_pci_init(device_t, phandle_t, u_int32_t, struct ofw_pci_bdesc *);
|
|
phandle_t ofw_pci_find_node(int, int, int);
|
|
phandle_t ofw_pci_node(device_t);
|
|
|
|
#endif /* ! _SPARC64_PCI_OFW_PCI_H_ */
|