1753897673
These realtek switch PHYs speak a variant of i2c with some slightly modified handling. From the submitter, slightly modified now that some further digging has been done: The I2C framework makes a assumption that the read/not-write bit of the first byte (the address) indicates whether reads or writes are to follow. The RTL8366 family uses the bus: after sending the address+read/not-write byte, two register address bytes are sent, then the 16-bit register value is sent or received. While the register write access can be performed as a 4-byte write, the read access requires the read bit to be set, but the first two bytes for the register address then need to be transmitted. This patch maintains the i2c protocol behaviour but allows it to be relaxed (for these kinds of switch PHYs, and whatever else Realtek may do with this almost-but-not-quite i2c bus) - by setting the "strict" hint to 0. The "strict" hint defaults to 1. Submitted by: Stefan Bethke <stb@lassitu.de>
73 lines
2.4 KiB
C
73 lines
2.4 KiB
C
/*-
|
|
* Copyright (c) 1998 Nicolas Souchu
|
|
* All rights reserved.
|
|
*
|
|
* Redistribution and use in source and binary forms, with or without
|
|
* modification, are permitted provided that the following conditions
|
|
* are met:
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
* notice, this list of conditions and the following disclaimer.
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
* documentation and/or other materials provided with the distribution.
|
|
*
|
|
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
|
|
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
|
|
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
|
|
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
|
|
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
|
|
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
|
|
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
|
|
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
|
|
* SUCH DAMAGE.
|
|
*
|
|
* $FreeBSD$
|
|
*
|
|
*/
|
|
#ifndef __IICBUS_H
|
|
#define __IICBUS_H
|
|
|
|
#include <sys/_lock.h>
|
|
#include <sys/_mutex.h>
|
|
|
|
#define IICBUS_IVAR(d) (struct iicbus_ivar *) device_get_ivars(d)
|
|
#define IICBUS_SOFTC(d) (struct iicbus_softc *) device_get_softc(d)
|
|
|
|
struct iicbus_softc
|
|
{
|
|
device_t dev; /* Myself */
|
|
device_t owner; /* iicbus owner device structure */
|
|
u_char started; /* address of the 'started' slave
|
|
* 0 if no start condition succeeded */
|
|
u_char strict; /* deny operations that violate the
|
|
* I2C protocol */
|
|
struct mtx lock;
|
|
};
|
|
|
|
struct iicbus_ivar
|
|
{
|
|
uint32_t addr;
|
|
};
|
|
|
|
enum {
|
|
IICBUS_IVAR_ADDR /* Address or base address */
|
|
};
|
|
|
|
#define IICBUS_ACCESSOR(A, B, T) \
|
|
__BUS_ACCESSOR(iicbus, A, IICBUS, B, T)
|
|
|
|
IICBUS_ACCESSOR(addr, ADDR, uint32_t)
|
|
|
|
#define IICBUS_LOCK(sc) mtx_lock(&(sc)->lock)
|
|
#define IICBUS_UNLOCK(sc) mtx_unlock(&(sc)->lock)
|
|
#define IICBUS_ASSERT_LOCKED(sc) mtx_assert(&(sc)->lock, MA_OWNED)
|
|
|
|
extern int iicbus_generic_intr(device_t dev, int event, char *buf);
|
|
|
|
extern driver_t iicbus_driver;
|
|
extern devclass_t iicbus_devclass;
|
|
|
|
#endif
|