2018-01-29 13:11:30 +00:00
|
|
|
/* SPDX-License-Identifier: BSD-3-Clause
|
|
|
|
* Copyright 2015 6WIND S.A.
|
2018-03-20 19:20:35 +00:00
|
|
|
* Copyright 2015 Mellanox Technologies, Ltd
|
2015-10-30 18:52:30 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <stddef.h>
|
|
|
|
#include <unistd.h>
|
|
|
|
#include <string.h>
|
|
|
|
#include <stdint.h>
|
|
|
|
#include <stdlib.h>
|
2016-06-24 13:17:50 +00:00
|
|
|
#include <errno.h>
|
2015-10-30 18:52:30 +00:00
|
|
|
|
|
|
|
#include <rte_malloc.h>
|
2018-01-22 00:16:22 +00:00
|
|
|
#include <rte_ethdev_driver.h>
|
2017-04-11 15:44:24 +00:00
|
|
|
#include <rte_ethdev_pci.h>
|
2015-10-30 18:52:30 +00:00
|
|
|
#include <rte_pci.h>
|
2017-10-26 10:06:08 +00:00
|
|
|
#include <rte_bus_pci.h>
|
2015-10-30 18:52:30 +00:00
|
|
|
#include <rte_common.h>
|
2016-06-24 13:17:50 +00:00
|
|
|
#include <rte_kvargs.h>
|
2018-05-24 14:36:49 +00:00
|
|
|
#include <rte_rwlock.h>
|
|
|
|
#include <rte_spinlock.h>
|
2018-07-10 16:04:48 +00:00
|
|
|
#include <rte_string_fns.h>
|
2019-07-16 14:34:55 +00:00
|
|
|
#include <rte_alarm.h>
|
2015-10-30 18:52:30 +00:00
|
|
|
|
2020-01-29 12:38:27 +00:00
|
|
|
#include <mlx5_glue.h>
|
|
|
|
#include <mlx5_devx_cmds.h>
|
2020-01-29 12:38:29 +00:00
|
|
|
#include <mlx5_common.h>
|
2020-06-19 07:30:08 +00:00
|
|
|
#include <mlx5_common_os.h>
|
2020-04-13 21:17:47 +00:00
|
|
|
#include <mlx5_common_mp.h>
|
2020-07-27 17:47:14 +00:00
|
|
|
#include <mlx5_common_pci.h>
|
2020-06-28 07:35:26 +00:00
|
|
|
#include <mlx5_malloc.h>
|
2020-01-29 12:38:27 +00:00
|
|
|
|
|
|
|
#include "mlx5_defs.h"
|
2015-10-30 18:52:30 +00:00
|
|
|
#include "mlx5.h"
|
|
|
|
#include "mlx5_utils.h"
|
2015-10-30 18:52:31 +00:00
|
|
|
#include "mlx5_rxtx.h"
|
2015-10-30 18:52:30 +00:00
|
|
|
#include "mlx5_autoconf.h"
|
net/mlx5: add new memory region support
This is the new design of Memory Region (MR) for mlx PMD, in order to:
- Accommodate the new memory hotplug model.
- Support non-contiguous Mempool.
There are multiple layers for MR search.
L0 is to look up the last-hit entry which is pointed by mr_ctrl->mru (Most
Recently Used). If L0 misses, L1 is to look up the address in a fixed-sized
array by linear search. L0/L1 is in an inline function -
mlx5_mr_lookup_cache().
If L1 misses, the bottom-half function is called to look up the address
from the bigger local cache of the queue. This is L2 - mlx5_mr_addr2mr_bh()
and it is not an inline function. Data structure for L2 is the Binary Tree.
If L2 misses, the search falls into the slowest path which takes locks in
order to access global device cache (priv->mr.cache) which is also a B-tree
and caches the original MR list (priv->mr.mr_list) of the device. Unless
the global cache is overflowed, it is all-inclusive of the MR list. This is
L3 - mlx5_mr_lookup_dev(). The size of the L3 cache table is limited and
can't be expanded on the fly due to deadlock. Refer to the comments in the
code for the details - mr_lookup_dev(). If L3 is overflowed, the list will
have to be searched directly bypassing the cache although it is slower.
If L3 misses, a new MR for the address should be created -
mlx5_mr_create(). When it creates a new MR, it tries to register adjacent
memsegs as much as possible which are virtually contiguous around the
address. This must take two locks - memory_hotplug_lock and
priv->mr.rwlock. Due to memory_hotplug_lock, there can't be any
allocation/free of memory inside.
In the free callback of the memory hotplug event, freed space is searched
from the MR list and corresponding bits are cleared from the bitmap of MRs.
This can fragment a MR and the MR will have multiple search entries in the
caches. Once there's a change by the event, the global cache must be
rebuilt and all the per-queue caches will be flushed as well. If memory is
frequently freed in run-time, that may cause jitter on dataplane processing
in the worst case by incurring MR cache flush and rebuild. But, it would be
the least probable scenario.
To guarantee the most optimal performance, it is highly recommended to use
an EAL option - '--socket-mem'. Then, the reserved memory will be pinned
and won't be freed dynamically. And it is also recommended to configure
per-lcore cache of Mempool. Even though there're many MRs for a device or
MRs are highly fragmented, the cache of Mempool will be much helpful to
reduce misses on per-queue caches anyway.
'--legacy-mem' is also supported.
Signed-off-by: Yongseok Koh <yskoh@mellanox.com>
2018-05-09 11:09:04 +00:00
|
|
|
#include "mlx5_mr.h"
|
2018-09-24 23:17:39 +00:00
|
|
|
#include "mlx5_flow.h"
|
2020-01-29 12:21:06 +00:00
|
|
|
#include "rte_pmd_mlx5.h"
|
2015-10-30 18:52:30 +00:00
|
|
|
|
2016-06-24 13:17:54 +00:00
|
|
|
/* Device parameter to enable RX completion queue compression. */
|
|
|
|
#define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en"
|
|
|
|
|
2018-10-25 06:24:00 +00:00
|
|
|
/* Device parameter to enable RX completion entry padding to 128B. */
|
|
|
|
#define MLX5_RXQ_CQE_PAD_EN "rxq_cqe_pad_en"
|
|
|
|
|
2019-01-15 17:38:58 +00:00
|
|
|
/* Device parameter to enable padding Rx packet to cacheline size. */
|
|
|
|
#define MLX5_RXQ_PKT_PAD_EN "rxq_pkt_pad_en"
|
|
|
|
|
2018-05-09 11:13:50 +00:00
|
|
|
/* Device parameter to enable Multi-Packet Rx queue. */
|
|
|
|
#define MLX5_RX_MPRQ_EN "mprq_en"
|
|
|
|
|
|
|
|
/* Device parameter to configure log 2 of the number of strides for MPRQ. */
|
|
|
|
#define MLX5_RX_MPRQ_LOG_STRIDE_NUM "mprq_log_stride_num"
|
|
|
|
|
2020-04-09 22:23:51 +00:00
|
|
|
/* Device parameter to configure log 2 of the stride size for MPRQ. */
|
|
|
|
#define MLX5_RX_MPRQ_LOG_STRIDE_SIZE "mprq_log_stride_size"
|
|
|
|
|
2018-05-09 11:13:50 +00:00
|
|
|
/* Device parameter to limit the size of memcpy'd packet for MPRQ. */
|
|
|
|
#define MLX5_RX_MPRQ_MAX_MEMCPY_LEN "mprq_max_memcpy_len"
|
|
|
|
|
|
|
|
/* Device parameter to set the minimum number of Rx queues to enable MPRQ. */
|
|
|
|
#define MLX5_RXQS_MIN_MPRQ "rxqs_min_mprq"
|
|
|
|
|
2019-07-21 14:24:53 +00:00
|
|
|
/* Device parameter to configure inline send. Deprecated, ignored.*/
|
2016-06-24 13:17:56 +00:00
|
|
|
#define MLX5_TXQ_INLINE "txq_inline"
|
|
|
|
|
2019-07-21 14:24:54 +00:00
|
|
|
/* Device parameter to limit packet size to inline with ordinary SEND. */
|
|
|
|
#define MLX5_TXQ_INLINE_MAX "txq_inline_max"
|
|
|
|
|
|
|
|
/* Device parameter to configure minimal data size to inline. */
|
|
|
|
#define MLX5_TXQ_INLINE_MIN "txq_inline_min"
|
|
|
|
|
|
|
|
/* Device parameter to limit packet size to inline with Enhanced MPW. */
|
|
|
|
#define MLX5_TXQ_INLINE_MPW "txq_inline_mpw"
|
|
|
|
|
2016-06-24 13:17:56 +00:00
|
|
|
/*
|
|
|
|
* Device parameter to configure the number of TX queues threshold for
|
|
|
|
* enabling inline send.
|
|
|
|
*/
|
|
|
|
#define MLX5_TXQS_MIN_INLINE "txqs_min_inline"
|
|
|
|
|
2018-11-01 17:20:32 +00:00
|
|
|
/*
|
|
|
|
* Device parameter to configure the number of TX queues threshold for
|
2019-07-21 14:24:53 +00:00
|
|
|
* enabling vectorized Tx, deprecated, ignored (no vectorized Tx routines).
|
2018-11-01 17:20:32 +00:00
|
|
|
*/
|
|
|
|
#define MLX5_TXQS_MAX_VEC "txqs_max_vec"
|
|
|
|
|
2016-06-24 13:17:57 +00:00
|
|
|
/* Device parameter to enable multi-packet send WQEs. */
|
|
|
|
#define MLX5_TXQ_MPW_EN "txq_mpw_en"
|
|
|
|
|
2019-11-08 15:07:50 +00:00
|
|
|
/*
|
|
|
|
* Device parameter to force doorbell register mapping
|
|
|
|
* to non-cahed region eliminating the extra write memory barrier.
|
|
|
|
*/
|
|
|
|
#define MLX5_TX_DB_NC "tx_db_nc"
|
|
|
|
|
2019-07-21 14:24:53 +00:00
|
|
|
/*
|
|
|
|
* Device parameter to include 2 dsegs in the title WQEBB.
|
|
|
|
* Deprecated, ignored.
|
|
|
|
*/
|
2017-03-15 23:55:44 +00:00
|
|
|
#define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en"
|
|
|
|
|
2019-07-21 14:24:53 +00:00
|
|
|
/*
|
|
|
|
* Device parameter to limit the size of inlining packet.
|
|
|
|
* Deprecated, ignored.
|
|
|
|
*/
|
2017-03-15 23:55:44 +00:00
|
|
|
#define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len"
|
|
|
|
|
2020-07-16 08:23:05 +00:00
|
|
|
/*
|
|
|
|
* Device parameter to enable Tx scheduling on timestamps
|
|
|
|
* and specify the packet pacing granularity in nanoseconds.
|
|
|
|
*/
|
|
|
|
#define MLX5_TX_PP "tx_pp"
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Device parameter to specify skew in nanoseconds on Tx datapath,
|
|
|
|
* it represents the time between SQ start WQE processing and
|
|
|
|
* appearing actual packet data on the wire.
|
|
|
|
*/
|
|
|
|
#define MLX5_TX_SKEW "tx_skew"
|
|
|
|
|
2019-07-21 14:24:53 +00:00
|
|
|
/*
|
|
|
|
* Device parameter to enable hardware Tx vector.
|
|
|
|
* Deprecated, ignored (no vectorized Tx routines anymore).
|
|
|
|
*/
|
2017-08-02 15:32:56 +00:00
|
|
|
#define MLX5_TX_VEC_EN "tx_vec_en"
|
|
|
|
|
|
|
|
/* Device parameter to enable hardware Rx vector. */
|
|
|
|
#define MLX5_RX_VEC_EN "rx_vec_en"
|
|
|
|
|
2018-04-23 12:33:02 +00:00
|
|
|
/* Allow L3 VXLAN flow creation. */
|
|
|
|
#define MLX5_L3_VXLAN_EN "l3_vxlan_en"
|
|
|
|
|
2019-04-18 13:16:01 +00:00
|
|
|
/* Activate DV E-Switch flow steering. */
|
|
|
|
#define MLX5_DV_ESW_EN "dv_esw_en"
|
|
|
|
|
2018-09-24 23:17:54 +00:00
|
|
|
/* Activate DV flow steering. */
|
|
|
|
#define MLX5_DV_FLOW_EN "dv_flow_en"
|
|
|
|
|
net/mlx5: add devarg for extensive metadata support
The PMD parameter dv_xmeta_en is added to control extensive
metadata support. A nonzero value enables extensive flow
metadata support if device is capable and driver supports it.
This can enable extensive support of MARK and META item of
rte_flow. The newly introduced SET_TAG and SET_META actions
do not depend on dv_xmeta_en parameter, because there is
no compatibility issue for new entities. The dv_xmeta_en is
disabled by default.
There are some possible configurations, depending on parameter
value:
- 0, this is default value, defines the legacy mode, the MARK
and META related actions and items operate only within NIC Tx
and NIC Rx steering domains, no MARK and META information
crosses the domain boundaries. The MARK item is 24 bits wide,
the META item is 32 bits wide.
- 1, this engages extensive metadata mode, the MARK and META
related actions and items operate within all supported steering
domains, including FDB, MARK and META information may cross
the domain boundaries. The ``MARK`` item is 24 bits wide, the
META item width depends on kernel and firmware configurations
and might be 0, 16 or 32 bits. Within NIC Tx domain META data
width is 32 bits for compatibility, the actual width of data
transferred to the FDB domain depends on kernel configuration
and may be vary. The actual supported width can be retrieved
in runtime by series of rte_flow_validate() trials.
- 2, this engages extensive metadata mode, the MARK and META
related actions and items operate within all supported steering
domains, including FDB, MARK and META information may cross
the domain boundaries. The META item is 32 bits wide, the MARK
item width depends on kernel and firmware configurations and
might be 0, 16 or 24 bits. The actual supported width can be
retrieved in runtime by series of rte_flow_validate() trials.
If there is no E-Switch configuration the ``dv_xmeta_en`` parameter is
ignored and the device is configured to operate in legacy mode (0).
Signed-off-by: Yongseok Koh <yskoh@mellanox.com>
Signed-off-by: Viacheslav Ovsiienko <viacheslavo@mellanox.com>
Acked-by: Matan Azrad <matan@mellanox.com>
2019-11-07 17:09:54 +00:00
|
|
|
/* Enable extensive flow metadata support. */
|
|
|
|
#define MLX5_DV_XMETA_EN "dv_xmeta_en"
|
|
|
|
|
2020-06-23 08:41:07 +00:00
|
|
|
/* Device parameter to let the user manage the lacp traffic of bonded device */
|
|
|
|
#define MLX5_LACP_BY_USER "lacp_by_user"
|
|
|
|
|
2018-04-05 15:07:21 +00:00
|
|
|
/* Activate Netlink support in VF mode. */
|
|
|
|
#define MLX5_VF_NL_EN "vf_nl_en"
|
|
|
|
|
2019-04-01 21:17:54 +00:00
|
|
|
/* Enable extending memsegs when creating a MR. */
|
|
|
|
#define MLX5_MR_EXT_MEMSEG_EN "mr_ext_memseg_en"
|
|
|
|
|
2018-07-10 16:04:58 +00:00
|
|
|
/* Select port representors to instantiate. */
|
|
|
|
#define MLX5_REPRESENTOR "representor"
|
|
|
|
|
2019-05-30 10:20:32 +00:00
|
|
|
/* Device parameter to configure the maximum number of dump files per queue. */
|
|
|
|
#define MLX5_MAX_DUMP_FILES_NUM "max_dump_files_num"
|
|
|
|
|
2019-07-22 14:51:59 +00:00
|
|
|
/* Configure timeout of LRO session (in microseconds). */
|
|
|
|
#define MLX5_LRO_TIMEOUT_USEC "lro_timeout_usec"
|
|
|
|
|
2020-03-24 12:59:01 +00:00
|
|
|
/*
|
|
|
|
* Device parameter to configure the total data buffer size for a single
|
|
|
|
* hairpin queue (logarithm value).
|
|
|
|
*/
|
|
|
|
#define MLX5_HP_BUF_SIZE "hp_buf_log_sz"
|
|
|
|
|
net/mlx5: add reclaim memory mode
Currently, when flow destroyed, some memory resources may still be kept
as cached to help next time create flow more efficiently.
Some system may need the resources to be more flexible with flow create
and destroy. After peak time, with millions of flows destroyed, the
system would prefer the resources to be reclaimed completely, no cache
is needed. Then the resources can be allocated and used by other
components. The system is not so sensitive about the flow insertion
rate, but more care about the resources.
Both DPDK mlx5 PMD driver and the low level component rdma-core have
provided the flow resources to be configured cached or not, but there is
no APIs or parameters exposed to user to configure the flow resources
cache mode. In this case, introduce a new PMD devarg to let user
configure the flow resources cache mode will be helpful.
This commit is to add a new "reclaim_mem_mode" to help user configure if
the destroyed flows' cache resources should be kept or not.
Their will be three mode can be chosen:
1. 0(none). It means the flow resources will be cached as usual. The
resources will be cached, helpful with flow insertion rate.
2. 1(light). It will only enable the DPDK PMD level resources reclaim.
3. 2(aggressive). Both DPDK PMD level and rdma-core low level will be
configured as reclaimed mode.
With these three mode, user can configure the resources cache mode with
different levels.
Signed-off-by: Suanming Mou <suanmingm@mellanox.com>
Acked-by: Viacheslav Ovsiienko <viacheslavo@mellanox.com>
2020-06-01 06:09:43 +00:00
|
|
|
/* Flow memory reclaim mode. */
|
|
|
|
#define MLX5_RECLAIM_MEM "reclaim_mem_mode"
|
|
|
|
|
net/mlx5: add option to allocate memory from system
Currently, for MLX5 PMD, once millions of flows created, the memory
consumption of the flows are also very huge. For the system with limited
memory, it means the system need to reserve most of the memory as huge
page memory to serve the flows in advance. And other normal applications
will have no chance to use this reserved memory any more. While most of
the time, the system will not have lots of flows, the reserved huge
page memory becomes a bit waste of memory at most of the time.
By the new sys_mem_en devarg, once set it to be true, it allows the PMD
allocate the memory from system by default with the new add mlx5 memory
management functions. Only once the MLX5_MEM_RTE flag is set, the memory
will be allocate from rte, otherwise, it allocates memory from system.
So in this case, the system with limited memory no need to reserve most
of the memory for hugepage. Only some needed memory for datapath objects
will be enough to allocated with explicitly flag. Other memory will be
allocated from system. For system with enough memory, no need to care
about the devarg, the memory will always be from rte hugepage.
One restriction is that for DPDK application with multiple PCI devices,
if the sys_mem_en devargs are different between the devices, the
sys_mem_en only gets the value from the first device devargs, and print
out a message to warn that.
Signed-off-by: Suanming Mou <suanmingm@mellanox.com>
Acked-by: Matan Azrad <matan@mellanox.com>
2020-06-28 03:41:57 +00:00
|
|
|
/* The default memory allocator used in PMD. */
|
|
|
|
#define MLX5_SYS_MEM_EN "sys_mem_en"
|
2020-07-15 13:10:21 +00:00
|
|
|
/* Decap will be used or not. */
|
|
|
|
#define MLX5_DECAP_EN "decap_en"
|
net/mlx5: add option to allocate memory from system
Currently, for MLX5 PMD, once millions of flows created, the memory
consumption of the flows are also very huge. For the system with limited
memory, it means the system need to reserve most of the memory as huge
page memory to serve the flows in advance. And other normal applications
will have no chance to use this reserved memory any more. While most of
the time, the system will not have lots of flows, the reserved huge
page memory becomes a bit waste of memory at most of the time.
By the new sys_mem_en devarg, once set it to be true, it allows the PMD
allocate the memory from system by default with the new add mlx5 memory
management functions. Only once the MLX5_MEM_RTE flag is set, the memory
will be allocate from rte, otherwise, it allocates memory from system.
So in this case, the system with limited memory no need to reserve most
of the memory for hugepage. Only some needed memory for datapath objects
will be enough to allocated with explicitly flag. Other memory will be
allocated from system. For system with enough memory, no need to care
about the devarg, the memory will always be from rte hugepage.
One restriction is that for DPDK application with multiple PCI devices,
if the sys_mem_en devargs are different between the devices, the
sys_mem_en only gets the value from the first device devargs, and print
out a message to warn that.
Signed-off-by: Suanming Mou <suanmingm@mellanox.com>
Acked-by: Matan Azrad <matan@mellanox.com>
2020-06-28 03:41:57 +00:00
|
|
|
|
net/mlx5: add new memory region support
This is the new design of Memory Region (MR) for mlx PMD, in order to:
- Accommodate the new memory hotplug model.
- Support non-contiguous Mempool.
There are multiple layers for MR search.
L0 is to look up the last-hit entry which is pointed by mr_ctrl->mru (Most
Recently Used). If L0 misses, L1 is to look up the address in a fixed-sized
array by linear search. L0/L1 is in an inline function -
mlx5_mr_lookup_cache().
If L1 misses, the bottom-half function is called to look up the address
from the bigger local cache of the queue. This is L2 - mlx5_mr_addr2mr_bh()
and it is not an inline function. Data structure for L2 is the Binary Tree.
If L2 misses, the search falls into the slowest path which takes locks in
order to access global device cache (priv->mr.cache) which is also a B-tree
and caches the original MR list (priv->mr.mr_list) of the device. Unless
the global cache is overflowed, it is all-inclusive of the MR list. This is
L3 - mlx5_mr_lookup_dev(). The size of the L3 cache table is limited and
can't be expanded on the fly due to deadlock. Refer to the comments in the
code for the details - mr_lookup_dev(). If L3 is overflowed, the list will
have to be searched directly bypassing the cache although it is slower.
If L3 misses, a new MR for the address should be created -
mlx5_mr_create(). When it creates a new MR, it tries to register adjacent
memsegs as much as possible which are virtually contiguous around the
address. This must take two locks - memory_hotplug_lock and
priv->mr.rwlock. Due to memory_hotplug_lock, there can't be any
allocation/free of memory inside.
In the free callback of the memory hotplug event, freed space is searched
from the MR list and corresponding bits are cleared from the bitmap of MRs.
This can fragment a MR and the MR will have multiple search entries in the
caches. Once there's a change by the event, the global cache must be
rebuilt and all the per-queue caches will be flushed as well. If memory is
frequently freed in run-time, that may cause jitter on dataplane processing
in the worst case by incurring MR cache flush and rebuild. But, it would be
the least probable scenario.
To guarantee the most optimal performance, it is highly recommended to use
an EAL option - '--socket-mem'. Then, the reserved memory will be pinned
and won't be freed dynamically. And it is also recommended to configure
per-lcore cache of Mempool. Even though there're many MRs for a device or
MRs are highly fragmented, the cache of Mempool will be much helpful to
reduce misses on per-queue caches anyway.
'--legacy-mem' is also supported.
Signed-off-by: Yongseok Koh <yskoh@mellanox.com>
2018-05-09 11:09:04 +00:00
|
|
|
/* Shared memory between primary and secondary processes. */
|
|
|
|
struct mlx5_shared_data *mlx5_shared_data;
|
|
|
|
|
2020-07-19 10:18:15 +00:00
|
|
|
/** Driver-specific log messages type. */
|
|
|
|
int mlx5_logtype;
|
2018-03-13 09:23:56 +00:00
|
|
|
|
2020-06-10 09:32:27 +00:00
|
|
|
static LIST_HEAD(, mlx5_dev_ctx_shared) mlx5_dev_ctx_list =
|
|
|
|
LIST_HEAD_INITIALIZER();
|
|
|
|
static pthread_mutex_t mlx5_dev_ctx_list_mutex = PTHREAD_MUTEX_INITIALIZER;
|
2019-03-27 13:15:39 +00:00
|
|
|
|
2020-06-08 16:01:56 +00:00
|
|
|
static const struct mlx5_indexed_pool_config mlx5_ipool_cfg[] = {
|
2020-04-16 02:42:08 +00:00
|
|
|
#ifdef HAVE_IBV_FLOW_DV_SUPPORT
|
2020-04-16 02:42:02 +00:00
|
|
|
{
|
|
|
|
.size = sizeof(struct mlx5_flow_dv_encap_decap_resource),
|
|
|
|
.trunk_size = 64,
|
|
|
|
.grow_trunk = 3,
|
|
|
|
.grow_shift = 2,
|
|
|
|
.need_lock = 0,
|
|
|
|
.release_mem_en = 1,
|
2020-06-28 07:35:26 +00:00
|
|
|
.malloc = mlx5_malloc,
|
|
|
|
.free = mlx5_free,
|
2020-04-16 02:42:02 +00:00
|
|
|
.type = "mlx5_encap_decap_ipool",
|
|
|
|
},
|
2020-04-16 02:42:03 +00:00
|
|
|
{
|
|
|
|
.size = sizeof(struct mlx5_flow_dv_push_vlan_action_resource),
|
|
|
|
.trunk_size = 64,
|
|
|
|
.grow_trunk = 3,
|
|
|
|
.grow_shift = 2,
|
|
|
|
.need_lock = 0,
|
|
|
|
.release_mem_en = 1,
|
2020-06-28 07:35:26 +00:00
|
|
|
.malloc = mlx5_malloc,
|
|
|
|
.free = mlx5_free,
|
2020-04-16 02:42:03 +00:00
|
|
|
.type = "mlx5_push_vlan_ipool",
|
|
|
|
},
|
2020-04-16 02:42:04 +00:00
|
|
|
{
|
|
|
|
.size = sizeof(struct mlx5_flow_dv_tag_resource),
|
|
|
|
.trunk_size = 64,
|
|
|
|
.grow_trunk = 3,
|
|
|
|
.grow_shift = 2,
|
|
|
|
.need_lock = 0,
|
|
|
|
.release_mem_en = 1,
|
2020-06-28 07:35:26 +00:00
|
|
|
.malloc = mlx5_malloc,
|
|
|
|
.free = mlx5_free,
|
2020-04-16 02:42:04 +00:00
|
|
|
.type = "mlx5_tag_ipool",
|
|
|
|
},
|
2020-04-16 02:42:05 +00:00
|
|
|
{
|
|
|
|
.size = sizeof(struct mlx5_flow_dv_port_id_action_resource),
|
|
|
|
.trunk_size = 64,
|
|
|
|
.grow_trunk = 3,
|
|
|
|
.grow_shift = 2,
|
|
|
|
.need_lock = 0,
|
|
|
|
.release_mem_en = 1,
|
2020-06-28 07:35:26 +00:00
|
|
|
.malloc = mlx5_malloc,
|
|
|
|
.free = mlx5_free,
|
2020-04-16 02:42:05 +00:00
|
|
|
.type = "mlx5_port_id_ipool",
|
|
|
|
},
|
2020-04-16 02:42:06 +00:00
|
|
|
{
|
|
|
|
.size = sizeof(struct mlx5_flow_tbl_data_entry),
|
|
|
|
.trunk_size = 64,
|
|
|
|
.grow_trunk = 3,
|
|
|
|
.grow_shift = 2,
|
|
|
|
.need_lock = 0,
|
|
|
|
.release_mem_en = 1,
|
2020-06-28 07:35:26 +00:00
|
|
|
.malloc = mlx5_malloc,
|
|
|
|
.free = mlx5_free,
|
2020-04-16 02:42:06 +00:00
|
|
|
.type = "mlx5_jump_ipool",
|
|
|
|
},
|
2020-04-16 02:42:08 +00:00
|
|
|
#endif
|
2020-04-16 08:34:26 +00:00
|
|
|
{
|
|
|
|
.size = sizeof(struct mlx5_flow_meter),
|
|
|
|
.trunk_size = 64,
|
|
|
|
.grow_trunk = 3,
|
|
|
|
.grow_shift = 2,
|
|
|
|
.need_lock = 0,
|
|
|
|
.release_mem_en = 1,
|
2020-06-28 07:35:26 +00:00
|
|
|
.malloc = mlx5_malloc,
|
|
|
|
.free = mlx5_free,
|
2020-04-16 08:34:26 +00:00
|
|
|
.type = "mlx5_meter_ipool",
|
|
|
|
},
|
2020-04-16 08:34:27 +00:00
|
|
|
{
|
|
|
|
.size = sizeof(struct mlx5_flow_mreg_copy_resource),
|
|
|
|
.trunk_size = 64,
|
|
|
|
.grow_trunk = 3,
|
|
|
|
.grow_shift = 2,
|
|
|
|
.need_lock = 0,
|
|
|
|
.release_mem_en = 1,
|
2020-06-28 07:35:26 +00:00
|
|
|
.malloc = mlx5_malloc,
|
|
|
|
.free = mlx5_free,
|
2020-04-16 08:34:27 +00:00
|
|
|
.type = "mlx5_mcp_ipool",
|
|
|
|
},
|
2020-04-16 02:42:07 +00:00
|
|
|
{
|
|
|
|
.size = (sizeof(struct mlx5_hrxq) + MLX5_RSS_HASH_KEY_LEN),
|
|
|
|
.trunk_size = 64,
|
|
|
|
.grow_trunk = 3,
|
|
|
|
.grow_shift = 2,
|
|
|
|
.need_lock = 0,
|
|
|
|
.release_mem_en = 1,
|
2020-06-28 07:35:26 +00:00
|
|
|
.malloc = mlx5_malloc,
|
|
|
|
.free = mlx5_free,
|
2020-04-16 02:42:07 +00:00
|
|
|
.type = "mlx5_hrxq_ipool",
|
|
|
|
},
|
2020-04-16 02:42:08 +00:00
|
|
|
{
|
2020-06-08 16:01:56 +00:00
|
|
|
/*
|
|
|
|
* MLX5_IPOOL_MLX5_FLOW size varies for DV and VERBS flows.
|
|
|
|
* It set in run time according to PCI function configuration.
|
|
|
|
*/
|
|
|
|
.size = 0,
|
2020-04-16 02:42:08 +00:00
|
|
|
.trunk_size = 64,
|
|
|
|
.grow_trunk = 3,
|
|
|
|
.grow_shift = 2,
|
|
|
|
.need_lock = 0,
|
|
|
|
.release_mem_en = 1,
|
2020-06-28 07:35:26 +00:00
|
|
|
.malloc = mlx5_malloc,
|
|
|
|
.free = mlx5_free,
|
2020-04-16 02:42:08 +00:00
|
|
|
.type = "mlx5_flow_handle_ipool",
|
|
|
|
},
|
2020-04-16 08:34:30 +00:00
|
|
|
{
|
|
|
|
.size = sizeof(struct rte_flow),
|
|
|
|
.trunk_size = 4096,
|
|
|
|
.need_lock = 1,
|
|
|
|
.release_mem_en = 1,
|
2020-06-28 07:35:26 +00:00
|
|
|
.malloc = mlx5_malloc,
|
|
|
|
.free = mlx5_free,
|
2020-04-16 08:34:30 +00:00
|
|
|
.type = "rte_flow_ipool",
|
|
|
|
},
|
2020-04-16 02:42:02 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
|
2019-10-30 23:53:21 +00:00
|
|
|
#define MLX5_FLOW_MIN_ID_POOL_SIZE 512
|
|
|
|
#define MLX5_ID_GENERATION_ARRAY_FACTOR 16
|
|
|
|
|
2019-11-08 15:23:08 +00:00
|
|
|
#define MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE 4096
|
|
|
|
|
2019-10-30 23:53:21 +00:00
|
|
|
/**
|
|
|
|
* Allocate ID pool structure.
|
|
|
|
*
|
2020-01-23 06:01:01 +00:00
|
|
|
* @param[in] max_id
|
|
|
|
* The maximum id can be allocated from the pool.
|
|
|
|
*
|
2019-10-30 23:53:21 +00:00
|
|
|
* @return
|
|
|
|
* Pointer to pool object, NULL value otherwise.
|
|
|
|
*/
|
|
|
|
struct mlx5_flow_id_pool *
|
2020-01-23 06:01:01 +00:00
|
|
|
mlx5_flow_id_pool_alloc(uint32_t max_id)
|
2019-10-30 23:53:21 +00:00
|
|
|
{
|
|
|
|
struct mlx5_flow_id_pool *pool;
|
|
|
|
void *mem;
|
|
|
|
|
2020-06-28 07:35:26 +00:00
|
|
|
pool = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*pool),
|
|
|
|
RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
|
2019-10-30 23:53:21 +00:00
|
|
|
if (!pool) {
|
|
|
|
DRV_LOG(ERR, "can't allocate id pool");
|
|
|
|
rte_errno = ENOMEM;
|
|
|
|
return NULL;
|
|
|
|
}
|
2020-06-28 07:35:26 +00:00
|
|
|
mem = mlx5_malloc(MLX5_MEM_ZERO,
|
|
|
|
MLX5_FLOW_MIN_ID_POOL_SIZE * sizeof(uint32_t),
|
|
|
|
RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
|
2019-10-30 23:53:21 +00:00
|
|
|
if (!mem) {
|
|
|
|
DRV_LOG(ERR, "can't allocate mem for id pool");
|
|
|
|
rte_errno = ENOMEM;
|
|
|
|
goto error;
|
|
|
|
}
|
|
|
|
pool->free_arr = mem;
|
|
|
|
pool->curr = pool->free_arr;
|
|
|
|
pool->last = pool->free_arr + MLX5_FLOW_MIN_ID_POOL_SIZE;
|
|
|
|
pool->base_index = 0;
|
2020-01-23 06:01:01 +00:00
|
|
|
pool->max_id = max_id;
|
2019-10-30 23:53:21 +00:00
|
|
|
return pool;
|
|
|
|
error:
|
2020-06-28 07:35:26 +00:00
|
|
|
mlx5_free(pool);
|
2019-10-30 23:53:21 +00:00
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Release ID pool structure.
|
|
|
|
*
|
|
|
|
* @param[in] pool
|
|
|
|
* Pointer to flow id pool object to free.
|
|
|
|
*/
|
|
|
|
void
|
|
|
|
mlx5_flow_id_pool_release(struct mlx5_flow_id_pool *pool)
|
|
|
|
{
|
2020-06-28 07:35:26 +00:00
|
|
|
mlx5_free(pool->free_arr);
|
|
|
|
mlx5_free(pool);
|
2019-10-30 23:53:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Generate ID.
|
|
|
|
*
|
|
|
|
* @param[in] pool
|
|
|
|
* Pointer to flow id pool.
|
|
|
|
* @param[out] id
|
|
|
|
* The generated ID.
|
|
|
|
*
|
|
|
|
* @return
|
|
|
|
* 0 on success, error value otherwise.
|
|
|
|
*/
|
|
|
|
uint32_t
|
|
|
|
mlx5_flow_id_get(struct mlx5_flow_id_pool *pool, uint32_t *id)
|
|
|
|
{
|
|
|
|
if (pool->curr == pool->free_arr) {
|
2020-01-23 06:01:01 +00:00
|
|
|
if (pool->base_index == pool->max_id) {
|
2019-10-30 23:53:21 +00:00
|
|
|
rte_errno = ENOMEM;
|
|
|
|
DRV_LOG(ERR, "no free id");
|
|
|
|
return -rte_errno;
|
|
|
|
}
|
|
|
|
*id = ++pool->base_index;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
*id = *(--pool->curr);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Release ID.
|
|
|
|
*
|
|
|
|
* @param[in] pool
|
|
|
|
* Pointer to flow id pool.
|
|
|
|
* @param[out] id
|
|
|
|
* The generated ID.
|
|
|
|
*
|
|
|
|
* @return
|
|
|
|
* 0 on success, error value otherwise.
|
|
|
|
*/
|
|
|
|
uint32_t
|
|
|
|
mlx5_flow_id_release(struct mlx5_flow_id_pool *pool, uint32_t id)
|
|
|
|
{
|
|
|
|
uint32_t size;
|
|
|
|
uint32_t size2;
|
|
|
|
void *mem;
|
|
|
|
|
|
|
|
if (pool->curr == pool->last) {
|
|
|
|
size = pool->curr - pool->free_arr;
|
|
|
|
size2 = size * MLX5_ID_GENERATION_ARRAY_FACTOR;
|
2020-01-30 16:14:40 +00:00
|
|
|
MLX5_ASSERT(size2 > size);
|
2020-06-28 07:35:26 +00:00
|
|
|
mem = mlx5_malloc(0, size2 * sizeof(uint32_t), 0,
|
|
|
|
SOCKET_ID_ANY);
|
2019-10-30 23:53:21 +00:00
|
|
|
if (!mem) {
|
|
|
|
DRV_LOG(ERR, "can't allocate mem for id pool");
|
|
|
|
rte_errno = ENOMEM;
|
|
|
|
return -rte_errno;
|
|
|
|
}
|
|
|
|
memcpy(mem, pool->free_arr, size * sizeof(uint32_t));
|
2020-06-28 07:35:26 +00:00
|
|
|
mlx5_free(pool->free_arr);
|
2019-10-30 23:53:21 +00:00
|
|
|
pool->free_arr = mem;
|
|
|
|
pool->curr = pool->free_arr + size;
|
|
|
|
pool->last = pool->free_arr + size2;
|
|
|
|
}
|
|
|
|
*pool->curr = id;
|
|
|
|
pool->curr++;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2020-04-29 02:25:09 +00:00
|
|
|
/**
|
|
|
|
* Initialize the shared aging list information per port.
|
|
|
|
*
|
|
|
|
* @param[in] sh
|
2020-06-03 15:05:55 +00:00
|
|
|
* Pointer to mlx5_dev_ctx_shared object.
|
2020-04-29 02:25:09 +00:00
|
|
|
*/
|
|
|
|
static void
|
2020-06-03 15:05:55 +00:00
|
|
|
mlx5_flow_aging_init(struct mlx5_dev_ctx_shared *sh)
|
2020-04-29 02:25:09 +00:00
|
|
|
{
|
|
|
|
uint32_t i;
|
|
|
|
struct mlx5_age_info *age_info;
|
|
|
|
|
|
|
|
for (i = 0; i < sh->max_port; i++) {
|
|
|
|
age_info = &sh->port[i].age_info;
|
|
|
|
age_info->flags = 0;
|
|
|
|
TAILQ_INIT(&age_info->aged_counters);
|
|
|
|
rte_spinlock_init(&age_info->aged_sl);
|
|
|
|
MLX5_AGE_SET(age_info, MLX5_AGE_TRIGGER);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2019-07-16 14:34:53 +00:00
|
|
|
/**
|
|
|
|
* Initialize the counters management structure.
|
|
|
|
*
|
|
|
|
* @param[in] sh
|
2020-06-03 15:05:55 +00:00
|
|
|
* Pointer to mlx5_dev_ctx_shared object to free
|
2019-07-16 14:34:53 +00:00
|
|
|
*/
|
|
|
|
static void
|
2020-06-03 15:05:55 +00:00
|
|
|
mlx5_flow_counters_mng_init(struct mlx5_dev_ctx_shared *sh)
|
2019-07-16 14:34:53 +00:00
|
|
|
{
|
2020-05-12 12:52:13 +00:00
|
|
|
int i;
|
2019-07-16 14:34:53 +00:00
|
|
|
|
2020-05-12 12:52:13 +00:00
|
|
|
memset(&sh->cmng, 0, sizeof(sh->cmng));
|
2019-07-16 14:34:53 +00:00
|
|
|
TAILQ_INIT(&sh->cmng.flow_counters);
|
2020-05-12 12:52:13 +00:00
|
|
|
for (i = 0; i < MLX5_CCONT_TYPE_MAX; ++i) {
|
2020-06-18 07:24:44 +00:00
|
|
|
sh->cmng.ccont[i].min_id = MLX5_CNT_BATCH_OFFSET;
|
|
|
|
sh->cmng.ccont[i].max_id = -1;
|
|
|
|
sh->cmng.ccont[i].last_pool_idx = POOL_IDX_INVALID;
|
2020-05-12 12:52:13 +00:00
|
|
|
TAILQ_INIT(&sh->cmng.ccont[i].pool_list);
|
|
|
|
rte_spinlock_init(&sh->cmng.ccont[i].resize_sl);
|
2020-06-18 08:12:50 +00:00
|
|
|
TAILQ_INIT(&sh->cmng.ccont[i].counters);
|
|
|
|
rte_spinlock_init(&sh->cmng.ccont[i].csl);
|
2020-04-29 02:25:09 +00:00
|
|
|
}
|
2019-07-16 14:34:53 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Destroy all the resources allocated for a counter memory management.
|
|
|
|
*
|
|
|
|
* @param[in] mng
|
|
|
|
* Pointer to the memory management structure.
|
|
|
|
*/
|
|
|
|
static void
|
|
|
|
mlx5_flow_destroy_counter_stat_mem_mng(struct mlx5_counter_stats_mem_mng *mng)
|
|
|
|
{
|
|
|
|
uint8_t *mem = (uint8_t *)(uintptr_t)mng->raws[0].data;
|
|
|
|
|
|
|
|
LIST_REMOVE(mng, next);
|
|
|
|
claim_zero(mlx5_devx_cmd_destroy(mng->dm));
|
|
|
|
claim_zero(mlx5_glue->devx_umem_dereg(mng->umem));
|
2020-06-28 07:35:26 +00:00
|
|
|
mlx5_free(mem);
|
2019-07-16 14:34:53 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Close and release all the resources of the counters management.
|
|
|
|
*
|
|
|
|
* @param[in] sh
|
2020-06-03 15:05:55 +00:00
|
|
|
* Pointer to mlx5_dev_ctx_shared object to free.
|
2019-07-16 14:34:53 +00:00
|
|
|
*/
|
|
|
|
static void
|
2020-06-03 15:05:55 +00:00
|
|
|
mlx5_flow_counters_mng_close(struct mlx5_dev_ctx_shared *sh)
|
2019-07-16 14:34:53 +00:00
|
|
|
{
|
|
|
|
struct mlx5_counter_stats_mem_mng *mng;
|
2020-05-12 12:52:13 +00:00
|
|
|
int i;
|
2019-07-16 14:34:53 +00:00
|
|
|
int j;
|
2019-07-16 14:34:55 +00:00
|
|
|
int retries = 1024;
|
|
|
|
|
|
|
|
rte_errno = 0;
|
|
|
|
while (--retries) {
|
|
|
|
rte_eal_alarm_cancel(mlx5_flow_query_alarm, sh);
|
|
|
|
if (rte_errno != EINPROGRESS)
|
|
|
|
break;
|
|
|
|
rte_pause();
|
|
|
|
}
|
2020-05-12 12:52:13 +00:00
|
|
|
for (i = 0; i < MLX5_CCONT_TYPE_MAX; ++i) {
|
|
|
|
struct mlx5_flow_counter_pool *pool;
|
|
|
|
uint32_t batch = !!(i > 1);
|
|
|
|
|
|
|
|
if (!sh->cmng.ccont[i].pools)
|
|
|
|
continue;
|
|
|
|
pool = TAILQ_FIRST(&sh->cmng.ccont[i].pool_list);
|
|
|
|
while (pool) {
|
|
|
|
if (batch && pool->min_dcs)
|
|
|
|
claim_zero(mlx5_devx_cmd_destroy
|
|
|
|
(pool->min_dcs));
|
|
|
|
for (j = 0; j < MLX5_COUNTERS_PER_POOL; ++j) {
|
|
|
|
if (MLX5_POOL_GET_CNT(pool, j)->action)
|
|
|
|
claim_zero
|
|
|
|
(mlx5_glue->destroy_flow_action
|
|
|
|
(MLX5_POOL_GET_CNT
|
|
|
|
(pool, j)->action));
|
|
|
|
if (!batch && MLX5_GET_POOL_CNT_EXT
|
|
|
|
(pool, j)->dcs)
|
|
|
|
claim_zero(mlx5_devx_cmd_destroy
|
|
|
|
(MLX5_GET_POOL_CNT_EXT
|
|
|
|
(pool, j)->dcs));
|
2019-07-16 14:34:53 +00:00
|
|
|
}
|
2020-05-12 12:52:13 +00:00
|
|
|
TAILQ_REMOVE(&sh->cmng.ccont[i].pool_list, pool, next);
|
2020-06-28 07:35:26 +00:00
|
|
|
mlx5_free(pool);
|
2020-05-12 12:52:13 +00:00
|
|
|
pool = TAILQ_FIRST(&sh->cmng.ccont[i].pool_list);
|
2019-07-16 14:34:53 +00:00
|
|
|
}
|
2020-06-28 07:35:26 +00:00
|
|
|
mlx5_free(sh->cmng.ccont[i].pools);
|
2019-07-16 14:34:53 +00:00
|
|
|
}
|
|
|
|
mng = LIST_FIRST(&sh->cmng.mem_mngs);
|
|
|
|
while (mng) {
|
|
|
|
mlx5_flow_destroy_counter_stat_mem_mng(mng);
|
|
|
|
mng = LIST_FIRST(&sh->cmng.mem_mngs);
|
|
|
|
}
|
|
|
|
memset(&sh->cmng, 0, sizeof(sh->cmng));
|
|
|
|
}
|
|
|
|
|
2020-04-16 02:42:02 +00:00
|
|
|
/**
|
|
|
|
* Initialize the flow resources' indexed mempool.
|
|
|
|
*
|
|
|
|
* @param[in] sh
|
2020-06-03 15:05:55 +00:00
|
|
|
* Pointer to mlx5_dev_ctx_shared object.
|
2020-04-16 02:42:08 +00:00
|
|
|
* @param[in] sh
|
|
|
|
* Pointer to user dev config.
|
2020-04-16 02:42:02 +00:00
|
|
|
*/
|
|
|
|
static void
|
2020-06-03 15:05:55 +00:00
|
|
|
mlx5_flow_ipool_create(struct mlx5_dev_ctx_shared *sh,
|
2020-06-08 16:01:56 +00:00
|
|
|
const struct mlx5_dev_config *config)
|
2020-04-16 02:42:02 +00:00
|
|
|
{
|
|
|
|
uint8_t i;
|
2020-06-08 16:01:56 +00:00
|
|
|
struct mlx5_indexed_pool_config cfg;
|
2020-04-16 02:42:02 +00:00
|
|
|
|
net/mlx5: add reclaim memory mode
Currently, when flow destroyed, some memory resources may still be kept
as cached to help next time create flow more efficiently.
Some system may need the resources to be more flexible with flow create
and destroy. After peak time, with millions of flows destroyed, the
system would prefer the resources to be reclaimed completely, no cache
is needed. Then the resources can be allocated and used by other
components. The system is not so sensitive about the flow insertion
rate, but more care about the resources.
Both DPDK mlx5 PMD driver and the low level component rdma-core have
provided the flow resources to be configured cached or not, but there is
no APIs or parameters exposed to user to configure the flow resources
cache mode. In this case, introduce a new PMD devarg to let user
configure the flow resources cache mode will be helpful.
This commit is to add a new "reclaim_mem_mode" to help user configure if
the destroyed flows' cache resources should be kept or not.
Their will be three mode can be chosen:
1. 0(none). It means the flow resources will be cached as usual. The
resources will be cached, helpful with flow insertion rate.
2. 1(light). It will only enable the DPDK PMD level resources reclaim.
3. 2(aggressive). Both DPDK PMD level and rdma-core low level will be
configured as reclaimed mode.
With these three mode, user can configure the resources cache mode with
different levels.
Signed-off-by: Suanming Mou <suanmingm@mellanox.com>
Acked-by: Viacheslav Ovsiienko <viacheslavo@mellanox.com>
2020-06-01 06:09:43 +00:00
|
|
|
for (i = 0; i < MLX5_IPOOL_MAX; ++i) {
|
2020-06-08 16:01:56 +00:00
|
|
|
cfg = mlx5_ipool_cfg[i];
|
|
|
|
switch (i) {
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
/*
|
|
|
|
* Set MLX5_IPOOL_MLX5_FLOW ipool size
|
|
|
|
* according to PCI function flow configuration.
|
|
|
|
*/
|
|
|
|
case MLX5_IPOOL_MLX5_FLOW:
|
|
|
|
cfg.size = config->dv_flow_en ?
|
|
|
|
sizeof(struct mlx5_flow_handle) :
|
|
|
|
MLX5_FLOW_HANDLE_VERBS_SIZE;
|
|
|
|
break;
|
|
|
|
}
|
net/mlx5: add reclaim memory mode
Currently, when flow destroyed, some memory resources may still be kept
as cached to help next time create flow more efficiently.
Some system may need the resources to be more flexible with flow create
and destroy. After peak time, with millions of flows destroyed, the
system would prefer the resources to be reclaimed completely, no cache
is needed. Then the resources can be allocated and used by other
components. The system is not so sensitive about the flow insertion
rate, but more care about the resources.
Both DPDK mlx5 PMD driver and the low level component rdma-core have
provided the flow resources to be configured cached or not, but there is
no APIs or parameters exposed to user to configure the flow resources
cache mode. In this case, introduce a new PMD devarg to let user
configure the flow resources cache mode will be helpful.
This commit is to add a new "reclaim_mem_mode" to help user configure if
the destroyed flows' cache resources should be kept or not.
Their will be three mode can be chosen:
1. 0(none). It means the flow resources will be cached as usual. The
resources will be cached, helpful with flow insertion rate.
2. 1(light). It will only enable the DPDK PMD level resources reclaim.
3. 2(aggressive). Both DPDK PMD level and rdma-core low level will be
configured as reclaimed mode.
With these three mode, user can configure the resources cache mode with
different levels.
Signed-off-by: Suanming Mou <suanmingm@mellanox.com>
Acked-by: Viacheslav Ovsiienko <viacheslavo@mellanox.com>
2020-06-01 06:09:43 +00:00
|
|
|
if (config->reclaim_mode)
|
2020-06-08 16:01:56 +00:00
|
|
|
cfg.release_mem_en = 1;
|
|
|
|
sh->ipool[i] = mlx5_ipool_create(&cfg);
|
net/mlx5: add reclaim memory mode
Currently, when flow destroyed, some memory resources may still be kept
as cached to help next time create flow more efficiently.
Some system may need the resources to be more flexible with flow create
and destroy. After peak time, with millions of flows destroyed, the
system would prefer the resources to be reclaimed completely, no cache
is needed. Then the resources can be allocated and used by other
components. The system is not so sensitive about the flow insertion
rate, but more care about the resources.
Both DPDK mlx5 PMD driver and the low level component rdma-core have
provided the flow resources to be configured cached or not, but there is
no APIs or parameters exposed to user to configure the flow resources
cache mode. In this case, introduce a new PMD devarg to let user
configure the flow resources cache mode will be helpful.
This commit is to add a new "reclaim_mem_mode" to help user configure if
the destroyed flows' cache resources should be kept or not.
Their will be three mode can be chosen:
1. 0(none). It means the flow resources will be cached as usual. The
resources will be cached, helpful with flow insertion rate.
2. 1(light). It will only enable the DPDK PMD level resources reclaim.
3. 2(aggressive). Both DPDK PMD level and rdma-core low level will be
configured as reclaimed mode.
With these three mode, user can configure the resources cache mode with
different levels.
Signed-off-by: Suanming Mou <suanmingm@mellanox.com>
Acked-by: Viacheslav Ovsiienko <viacheslavo@mellanox.com>
2020-06-01 06:09:43 +00:00
|
|
|
}
|
2020-04-16 02:42:02 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Release the flow resources' indexed mempool.
|
|
|
|
*
|
|
|
|
* @param[in] sh
|
2020-06-03 15:05:55 +00:00
|
|
|
* Pointer to mlx5_dev_ctx_shared object.
|
2020-04-16 02:42:02 +00:00
|
|
|
*/
|
|
|
|
static void
|
2020-06-03 15:05:55 +00:00
|
|
|
mlx5_flow_ipool_destroy(struct mlx5_dev_ctx_shared *sh)
|
2020-04-16 02:42:02 +00:00
|
|
|
{
|
|
|
|
uint8_t i;
|
|
|
|
|
|
|
|
for (i = 0; i < MLX5_IPOOL_MAX; ++i)
|
|
|
|
mlx5_ipool_destroy(sh->ipool[i]);
|
|
|
|
}
|
|
|
|
|
2020-07-17 07:11:46 +00:00
|
|
|
/*
|
|
|
|
* Check if dynamic flex parser for eCPRI already exists.
|
|
|
|
*
|
|
|
|
* @param dev
|
|
|
|
* Pointer to Ethernet device structure.
|
|
|
|
*
|
|
|
|
* @return
|
|
|
|
* true on exists, false on not.
|
|
|
|
*/
|
|
|
|
bool
|
|
|
|
mlx5_flex_parser_ecpri_exist(struct rte_eth_dev *dev)
|
|
|
|
{
|
|
|
|
struct mlx5_priv *priv = dev->data->dev_private;
|
|
|
|
struct mlx5_flex_parser_profiles *prf =
|
|
|
|
&priv->sh->fp[MLX5_FLEX_PARSER_ECPRI_0];
|
|
|
|
|
|
|
|
return !!prf->obj;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Allocation of a flex parser for eCPRI. Once created, this parser related
|
|
|
|
* resources will be held until the device is closed.
|
|
|
|
*
|
|
|
|
* @param dev
|
|
|
|
* Pointer to Ethernet device structure.
|
|
|
|
*
|
|
|
|
* @return
|
|
|
|
* 0 on success, a negative errno value otherwise and rte_errno is set.
|
|
|
|
*/
|
|
|
|
int
|
|
|
|
mlx5_flex_parser_ecpri_alloc(struct rte_eth_dev *dev)
|
|
|
|
{
|
|
|
|
struct mlx5_priv *priv = dev->data->dev_private;
|
|
|
|
struct mlx5_flex_parser_profiles *prf =
|
|
|
|
&priv->sh->fp[MLX5_FLEX_PARSER_ECPRI_0];
|
2020-07-17 07:11:49 +00:00
|
|
|
struct mlx5_devx_graph_node_attr node = {
|
|
|
|
.modify_field_select = 0,
|
|
|
|
};
|
|
|
|
uint32_t ids[8];
|
|
|
|
int ret;
|
2020-07-17 07:11:46 +00:00
|
|
|
|
2020-07-17 07:11:50 +00:00
|
|
|
if (!priv->config.hca_attr.parse_graph_flex_node) {
|
|
|
|
DRV_LOG(ERR, "Dynamic flex parser is not supported "
|
|
|
|
"for device %s.", priv->dev_data->name);
|
|
|
|
return -ENOTSUP;
|
|
|
|
}
|
2020-07-17 07:11:49 +00:00
|
|
|
node.header_length_mode = MLX5_GRAPH_NODE_LEN_FIXED;
|
|
|
|
/* 8 bytes now: 4B common header + 4B message body header. */
|
|
|
|
node.header_length_base_value = 0x8;
|
|
|
|
/* After MAC layer: Ether / VLAN. */
|
|
|
|
node.in[0].arc_parse_graph_node = MLX5_GRAPH_ARC_NODE_MAC;
|
|
|
|
/* Type of compared condition should be 0xAEFE in the L2 layer. */
|
|
|
|
node.in[0].compare_condition_value = RTE_ETHER_TYPE_ECPRI;
|
|
|
|
/* Sample #0: type in common header. */
|
|
|
|
node.sample[0].flow_match_sample_en = 1;
|
|
|
|
/* Fixed offset. */
|
|
|
|
node.sample[0].flow_match_sample_offset_mode = 0x0;
|
|
|
|
/* Only the 2nd byte will be used. */
|
|
|
|
node.sample[0].flow_match_sample_field_base_offset = 0x0;
|
|
|
|
/* Sample #1: message payload. */
|
|
|
|
node.sample[1].flow_match_sample_en = 1;
|
|
|
|
/* Fixed offset. */
|
|
|
|
node.sample[1].flow_match_sample_offset_mode = 0x0;
|
|
|
|
/*
|
|
|
|
* Only the first two bytes will be used right now, and its offset will
|
|
|
|
* start after the common header that with the length of a DW(u32).
|
|
|
|
*/
|
|
|
|
node.sample[1].flow_match_sample_field_base_offset = sizeof(uint32_t);
|
|
|
|
prf->obj = mlx5_devx_cmd_create_flex_parser(priv->sh->ctx, &node);
|
|
|
|
if (!prf->obj) {
|
|
|
|
DRV_LOG(ERR, "Failed to create flex parser node object.");
|
|
|
|
return (rte_errno == 0) ? -ENODEV : -rte_errno;
|
|
|
|
}
|
|
|
|
prf->num = 2;
|
|
|
|
ret = mlx5_devx_cmd_query_parse_samples(prf->obj, ids, prf->num);
|
|
|
|
if (ret) {
|
|
|
|
DRV_LOG(ERR, "Failed to query sample IDs.");
|
|
|
|
return (rte_errno == 0) ? -ENODEV : -rte_errno;
|
|
|
|
}
|
|
|
|
prf->offset[0] = 0x0;
|
|
|
|
prf->offset[1] = sizeof(uint32_t);
|
|
|
|
prf->ids[0] = ids[0];
|
|
|
|
prf->ids[1] = ids[1];
|
2020-07-17 07:11:46 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2020-07-17 07:11:49 +00:00
|
|
|
/*
|
|
|
|
* Destroy the flex parser node, including the parser itself, input / output
|
|
|
|
* arcs and DW samples. Resources could be reused then.
|
|
|
|
*
|
|
|
|
* @param dev
|
|
|
|
* Pointer to Ethernet device structure.
|
|
|
|
*/
|
|
|
|
static void
|
|
|
|
mlx5_flex_parser_ecpri_release(struct rte_eth_dev *dev)
|
|
|
|
{
|
|
|
|
struct mlx5_priv *priv = dev->data->dev_private;
|
|
|
|
struct mlx5_flex_parser_profiles *prf =
|
|
|
|
&priv->sh->fp[MLX5_FLEX_PARSER_ECPRI_0];
|
|
|
|
|
|
|
|
if (prf->obj)
|
|
|
|
mlx5_devx_cmd_destroy(prf->obj);
|
|
|
|
prf->obj = NULL;
|
|
|
|
}
|
|
|
|
|
2020-07-22 14:59:08 +00:00
|
|
|
/*
|
|
|
|
* Allocate Rx and Tx UARs in robust fashion.
|
|
|
|
* This routine handles the following UAR allocation issues:
|
|
|
|
*
|
|
|
|
* - tries to allocate the UAR with the most appropriate memory
|
|
|
|
* mapping type from the ones supported by the host
|
|
|
|
*
|
|
|
|
* - tries to allocate the UAR with non-NULL base address
|
|
|
|
* OFED 5.0.x and Upstream rdma_core before v29 returned the NULL as
|
|
|
|
* UAR base address if UAR was not the first object in the UAR page.
|
|
|
|
* It caused the PMD failure and we should try to get another UAR
|
|
|
|
* till we get the first one with non-NULL base address returned.
|
|
|
|
*/
|
|
|
|
static int
|
|
|
|
mlx5_alloc_rxtx_uars(struct mlx5_dev_ctx_shared *sh,
|
|
|
|
const struct mlx5_dev_config *config)
|
|
|
|
{
|
|
|
|
uint32_t uar_mapping, retry;
|
|
|
|
int err = 0;
|
2020-08-25 09:31:13 +00:00
|
|
|
void *base_addr;
|
2020-07-22 14:59:08 +00:00
|
|
|
|
|
|
|
for (retry = 0; retry < MLX5_ALLOC_UAR_RETRY; ++retry) {
|
|
|
|
#ifdef MLX5DV_UAR_ALLOC_TYPE_NC
|
|
|
|
/* Control the mapping type according to the settings. */
|
|
|
|
uar_mapping = (config->dbnc == MLX5_TXDB_NCACHED) ?
|
|
|
|
MLX5DV_UAR_ALLOC_TYPE_NC :
|
|
|
|
MLX5DV_UAR_ALLOC_TYPE_BF;
|
|
|
|
#else
|
|
|
|
RTE_SET_USED(config);
|
|
|
|
/*
|
|
|
|
* It seems we have no way to control the memory mapping type
|
|
|
|
* for the UAR, the default "Write-Combining" type is supposed.
|
|
|
|
* The UAR initialization on queue creation queries the
|
|
|
|
* actual mapping type done by Verbs/kernel and setups the
|
|
|
|
* PMD datapath accordingly.
|
|
|
|
*/
|
|
|
|
uar_mapping = 0;
|
|
|
|
#endif
|
|
|
|
sh->tx_uar = mlx5_glue->devx_alloc_uar(sh->ctx, uar_mapping);
|
|
|
|
#ifdef MLX5DV_UAR_ALLOC_TYPE_NC
|
|
|
|
if (!sh->tx_uar &&
|
|
|
|
uar_mapping == MLX5DV_UAR_ALLOC_TYPE_BF) {
|
|
|
|
if (config->dbnc == MLX5_TXDB_CACHED ||
|
|
|
|
config->dbnc == MLX5_TXDB_HEURISTIC)
|
|
|
|
DRV_LOG(WARNING, "Devarg tx_db_nc setting "
|
|
|
|
"is not supported by DevX");
|
|
|
|
/*
|
|
|
|
* In some environments like virtual machine
|
|
|
|
* the Write Combining mapped might be not supported
|
|
|
|
* and UAR allocation fails. We try "Non-Cached"
|
|
|
|
* mapping for the case. The tx_burst routines take
|
|
|
|
* the UAR mapping type into account on UAR setup
|
|
|
|
* on queue creation.
|
|
|
|
*/
|
|
|
|
DRV_LOG(WARNING, "Failed to allocate Tx DevX UAR (BF)");
|
|
|
|
uar_mapping = MLX5DV_UAR_ALLOC_TYPE_NC;
|
|
|
|
sh->tx_uar = mlx5_glue->devx_alloc_uar
|
|
|
|
(sh->ctx, uar_mapping);
|
|
|
|
} else if (!sh->tx_uar &&
|
|
|
|
uar_mapping == MLX5DV_UAR_ALLOC_TYPE_NC) {
|
|
|
|
if (config->dbnc == MLX5_TXDB_NCACHED)
|
|
|
|
DRV_LOG(WARNING, "Devarg tx_db_nc settings "
|
|
|
|
"is not supported by DevX");
|
|
|
|
/*
|
|
|
|
* If Verbs/kernel does not support "Non-Cached"
|
|
|
|
* try the "Write-Combining".
|
|
|
|
*/
|
|
|
|
DRV_LOG(WARNING, "Failed to allocate Tx DevX UAR (NC)");
|
|
|
|
uar_mapping = MLX5DV_UAR_ALLOC_TYPE_BF;
|
|
|
|
sh->tx_uar = mlx5_glue->devx_alloc_uar
|
|
|
|
(sh->ctx, uar_mapping);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
if (!sh->tx_uar) {
|
|
|
|
DRV_LOG(ERR, "Failed to allocate Tx DevX UAR (BF/NC)");
|
|
|
|
err = ENOMEM;
|
|
|
|
goto exit;
|
|
|
|
}
|
2020-08-25 09:31:13 +00:00
|
|
|
base_addr = mlx5_os_get_devx_uar_base_addr(sh->tx_uar);
|
|
|
|
if (base_addr)
|
2020-07-22 14:59:08 +00:00
|
|
|
break;
|
|
|
|
/*
|
|
|
|
* The UARs are allocated by rdma_core within the
|
|
|
|
* IB device context, on context closure all UARs
|
|
|
|
* will be freed, should be no memory/object leakage.
|
|
|
|
*/
|
|
|
|
DRV_LOG(WARNING, "Retrying to allocate Tx DevX UAR");
|
|
|
|
sh->tx_uar = NULL;
|
|
|
|
}
|
|
|
|
/* Check whether we finally succeeded with valid UAR allocation. */
|
|
|
|
if (!sh->tx_uar) {
|
|
|
|
DRV_LOG(ERR, "Failed to allocate Tx DevX UAR (NULL base)");
|
|
|
|
err = ENOMEM;
|
|
|
|
goto exit;
|
|
|
|
}
|
|
|
|
for (retry = 0; retry < MLX5_ALLOC_UAR_RETRY; ++retry) {
|
|
|
|
uar_mapping = 0;
|
|
|
|
sh->devx_rx_uar = mlx5_glue->devx_alloc_uar
|
|
|
|
(sh->ctx, uar_mapping);
|
|
|
|
#ifdef MLX5DV_UAR_ALLOC_TYPE_NC
|
|
|
|
if (!sh->devx_rx_uar &&
|
|
|
|
uar_mapping == MLX5DV_UAR_ALLOC_TYPE_BF) {
|
|
|
|
/*
|
|
|
|
* Rx UAR is used to control interrupts only,
|
|
|
|
* should be no datapath noticeable impact,
|
|
|
|
* can try "Non-Cached" mapping safely.
|
|
|
|
*/
|
|
|
|
DRV_LOG(WARNING, "Failed to allocate Rx DevX UAR (BF)");
|
|
|
|
uar_mapping = MLX5DV_UAR_ALLOC_TYPE_NC;
|
|
|
|
sh->devx_rx_uar = mlx5_glue->devx_alloc_uar
|
|
|
|
(sh->ctx, uar_mapping);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
if (!sh->devx_rx_uar) {
|
|
|
|
DRV_LOG(ERR, "Failed to allocate Rx DevX UAR (BF/NC)");
|
|
|
|
err = ENOMEM;
|
|
|
|
goto exit;
|
|
|
|
}
|
2020-08-25 09:31:13 +00:00
|
|
|
base_addr = mlx5_os_get_devx_uar_base_addr(sh->devx_rx_uar);
|
|
|
|
if (base_addr)
|
2020-07-22 14:59:08 +00:00
|
|
|
break;
|
|
|
|
/*
|
|
|
|
* The UARs are allocated by rdma_core within the
|
|
|
|
* IB device context, on context closure all UARs
|
|
|
|
* will be freed, should be no memory/object leakage.
|
|
|
|
*/
|
|
|
|
DRV_LOG(WARNING, "Retrying to allocate Rx DevX UAR");
|
|
|
|
sh->devx_rx_uar = NULL;
|
|
|
|
}
|
|
|
|
/* Check whether we finally succeeded with valid UAR allocation. */
|
|
|
|
if (!sh->devx_rx_uar) {
|
|
|
|
DRV_LOG(ERR, "Failed to allocate Rx DevX UAR (NULL base)");
|
|
|
|
err = ENOMEM;
|
|
|
|
}
|
|
|
|
exit:
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
2019-03-27 13:15:39 +00:00
|
|
|
/**
|
2020-06-10 09:32:27 +00:00
|
|
|
* Allocate shared device context. If there is multiport device the
|
2019-03-27 13:15:39 +00:00
|
|
|
* master and representors will share this context, if there is single
|
2020-06-10 09:32:27 +00:00
|
|
|
* port dedicated device, the context will be used by only given
|
2019-03-27 13:15:39 +00:00
|
|
|
* port due to unification.
|
|
|
|
*
|
2020-06-10 09:32:27 +00:00
|
|
|
* Routine first searches the context for the specified device name,
|
2019-03-27 13:15:39 +00:00
|
|
|
* if found the shared context assumed and reference counter is incremented.
|
|
|
|
* If no context found the new one is created and initialized with specified
|
2020-06-10 09:32:27 +00:00
|
|
|
* device context and parameters.
|
2019-03-27 13:15:39 +00:00
|
|
|
*
|
|
|
|
* @param[in] spawn
|
2020-06-10 09:32:27 +00:00
|
|
|
* Pointer to the device attributes (name, port, etc).
|
2019-11-08 15:07:50 +00:00
|
|
|
* @param[in] config
|
|
|
|
* Pointer to device configuration structure.
|
2019-03-27 13:15:39 +00:00
|
|
|
*
|
|
|
|
* @return
|
2020-06-03 15:05:55 +00:00
|
|
|
* Pointer to mlx5_dev_ctx_shared object on success,
|
2019-03-27 13:15:39 +00:00
|
|
|
* otherwise NULL and rte_errno is set.
|
|
|
|
*/
|
2020-06-03 15:06:00 +00:00
|
|
|
struct mlx5_dev_ctx_shared *
|
2020-06-10 09:32:27 +00:00
|
|
|
mlx5_alloc_shared_dev_ctx(const struct mlx5_dev_spawn_data *spawn,
|
|
|
|
const struct mlx5_dev_config *config)
|
2019-03-27 13:15:39 +00:00
|
|
|
{
|
2020-06-03 15:05:55 +00:00
|
|
|
struct mlx5_dev_ctx_shared *sh;
|
2019-03-27 13:15:39 +00:00
|
|
|
int err = 0;
|
2019-03-27 13:15:45 +00:00
|
|
|
uint32_t i;
|
2019-10-30 23:53:15 +00:00
|
|
|
struct mlx5_devx_tis_attr tis_attr = { 0 };
|
2019-03-27 13:15:39 +00:00
|
|
|
|
2020-01-30 16:14:40 +00:00
|
|
|
MLX5_ASSERT(spawn);
|
2019-03-27 13:15:39 +00:00
|
|
|
/* Secondary process should not create the shared context. */
|
2020-01-30 16:14:40 +00:00
|
|
|
MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY);
|
2020-06-10 09:32:27 +00:00
|
|
|
pthread_mutex_lock(&mlx5_dev_ctx_list_mutex);
|
2019-03-27 13:15:39 +00:00
|
|
|
/* Search for IB context by device name. */
|
2020-06-10 09:32:27 +00:00
|
|
|
LIST_FOREACH(sh, &mlx5_dev_ctx_list, next) {
|
2020-06-03 15:06:02 +00:00
|
|
|
if (!strcmp(sh->ibdev_name,
|
|
|
|
mlx5_os_get_dev_device_name(spawn->phys_dev))) {
|
2019-03-27 13:15:39 +00:00
|
|
|
sh->refcnt++;
|
|
|
|
goto exit;
|
|
|
|
}
|
|
|
|
}
|
2019-04-05 08:55:30 +00:00
|
|
|
/* No device found, we have to create new shared context. */
|
2020-01-30 16:14:40 +00:00
|
|
|
MLX5_ASSERT(spawn->max_port);
|
2020-06-28 09:02:44 +00:00
|
|
|
sh = mlx5_malloc(MLX5_MEM_ZERO | MLX5_MEM_RTE,
|
2020-06-03 15:05:55 +00:00
|
|
|
sizeof(struct mlx5_dev_ctx_shared) +
|
2019-03-27 13:15:39 +00:00
|
|
|
spawn->max_port *
|
2020-06-10 09:32:27 +00:00
|
|
|
sizeof(struct mlx5_dev_shared_port),
|
2020-06-28 09:02:44 +00:00
|
|
|
RTE_CACHE_LINE_SIZE, SOCKET_ID_ANY);
|
2019-03-27 13:15:39 +00:00
|
|
|
if (!sh) {
|
|
|
|
DRV_LOG(ERR, "shared context allocation failure");
|
|
|
|
rte_errno = ENOMEM;
|
|
|
|
goto exit;
|
|
|
|
}
|
2020-06-03 15:06:00 +00:00
|
|
|
err = mlx5_os_open_device(spawn, config, sh);
|
|
|
|
if (!sh->ctx)
|
|
|
|
goto error;
|
2020-06-03 15:05:58 +00:00
|
|
|
err = mlx5_os_get_dev_attr(sh->ctx, &sh->device_attr);
|
2019-03-27 13:15:39 +00:00
|
|
|
if (err) {
|
2020-06-03 15:05:58 +00:00
|
|
|
DRV_LOG(DEBUG, "mlx5_os_get_dev_attr() failed");
|
2019-03-27 13:15:39 +00:00
|
|
|
goto error;
|
|
|
|
}
|
|
|
|
sh->refcnt = 1;
|
|
|
|
sh->max_port = spawn->max_port;
|
2020-06-03 15:05:56 +00:00
|
|
|
strncpy(sh->ibdev_name, mlx5_os_get_ctx_device_name(sh->ctx),
|
|
|
|
sizeof(sh->ibdev_name) - 1);
|
|
|
|
strncpy(sh->ibdev_path, mlx5_os_get_ctx_device_path(sh->ctx),
|
|
|
|
sizeof(sh->ibdev_path) - 1);
|
2019-03-27 13:15:45 +00:00
|
|
|
/*
|
|
|
|
* Setting port_id to max unallowed value means
|
|
|
|
* there is no interrupt subhandler installed for
|
|
|
|
* the given port index i.
|
|
|
|
*/
|
2019-10-22 07:33:35 +00:00
|
|
|
for (i = 0; i < sh->max_port; i++) {
|
2019-03-27 13:15:45 +00:00
|
|
|
sh->port[i].ih_port_id = RTE_MAX_ETHPORTS;
|
2019-10-22 07:33:35 +00:00
|
|
|
sh->port[i].devx_ih_port_id = RTE_MAX_ETHPORTS;
|
|
|
|
}
|
2019-03-27 13:15:39 +00:00
|
|
|
sh->pd = mlx5_glue->alloc_pd(sh->ctx);
|
|
|
|
if (sh->pd == NULL) {
|
|
|
|
DRV_LOG(ERR, "PD allocation failure");
|
|
|
|
err = ENOMEM;
|
|
|
|
goto error;
|
|
|
|
}
|
2019-10-30 23:53:15 +00:00
|
|
|
if (sh->devx) {
|
2020-06-03 15:06:00 +00:00
|
|
|
err = mlx5_os_get_pdn(sh->pd, &sh->pdn);
|
2019-10-30 23:53:15 +00:00
|
|
|
if (err) {
|
|
|
|
DRV_LOG(ERR, "Fail to extract pdn from PD");
|
|
|
|
goto error;
|
|
|
|
}
|
|
|
|
sh->td = mlx5_devx_cmd_create_td(sh->ctx);
|
|
|
|
if (!sh->td) {
|
|
|
|
DRV_LOG(ERR, "TD allocation failure");
|
|
|
|
err = ENOMEM;
|
|
|
|
goto error;
|
|
|
|
}
|
|
|
|
tis_attr.transport_domain = sh->td->id;
|
|
|
|
sh->tis = mlx5_devx_cmd_create_tis(sh->ctx, &tis_attr);
|
|
|
|
if (!sh->tis) {
|
|
|
|
DRV_LOG(ERR, "TIS allocation failure");
|
|
|
|
err = ENOMEM;
|
|
|
|
goto error;
|
|
|
|
}
|
2020-07-22 14:59:08 +00:00
|
|
|
err = mlx5_alloc_rxtx_uars(sh, config);
|
|
|
|
if (err)
|
2020-07-19 11:13:06 +00:00
|
|
|
goto error;
|
2020-08-25 09:31:13 +00:00
|
|
|
MLX5_ASSERT(sh->tx_uar);
|
|
|
|
MLX5_ASSERT(mlx5_os_get_devx_uar_base_addr(sh->tx_uar));
|
|
|
|
|
|
|
|
MLX5_ASSERT(sh->devx_rx_uar);
|
|
|
|
MLX5_ASSERT(mlx5_os_get_devx_uar_base_addr(sh->devx_rx_uar));
|
2019-07-22 14:52:15 +00:00
|
|
|
}
|
2020-04-16 08:34:31 +00:00
|
|
|
sh->flow_id_pool = mlx5_flow_id_pool_alloc
|
|
|
|
((1 << HAIRPIN_FLOW_ID_BITS) - 1);
|
2019-10-30 23:53:23 +00:00
|
|
|
if (!sh->flow_id_pool) {
|
|
|
|
DRV_LOG(ERR, "can't create flow id pool");
|
|
|
|
err = ENOMEM;
|
|
|
|
goto error;
|
|
|
|
}
|
2020-07-16 08:23:06 +00:00
|
|
|
#ifndef RTE_ARCH_64
|
|
|
|
/* Initialize UAR access locks for 32bit implementations. */
|
|
|
|
rte_spinlock_init(&sh->uar_lock_cq);
|
|
|
|
for (i = 0; i < MLX5_UAR_PAGE_NUM_MAX; i++)
|
|
|
|
rte_spinlock_init(&sh->uar_lock[i]);
|
|
|
|
#endif
|
2019-04-27 04:32:56 +00:00
|
|
|
/*
|
|
|
|
* Once the device is added to the list of memory event
|
|
|
|
* callback, its global MR cache table cannot be expanded
|
|
|
|
* on the fly because of deadlock. If it overflows, lookup
|
|
|
|
* should be done by searching MR list linearly, which is slow.
|
|
|
|
*
|
|
|
|
* At this point the device is not added to the memory
|
|
|
|
* event list yet, context is just being created.
|
|
|
|
*/
|
2020-04-13 21:17:48 +00:00
|
|
|
err = mlx5_mr_btree_init(&sh->share_cache.cache,
|
2019-04-27 04:32:56 +00:00
|
|
|
MLX5_MR_BTREE_CACHE_N * 2,
|
2019-09-25 07:53:24 +00:00
|
|
|
spawn->pci_dev->device.numa_node);
|
2019-04-27 04:32:56 +00:00
|
|
|
if (err) {
|
|
|
|
err = rte_errno;
|
|
|
|
goto error;
|
|
|
|
}
|
2020-06-16 09:44:45 +00:00
|
|
|
mlx5_os_set_reg_mr_cb(&sh->share_cache.reg_mr_cb,
|
|
|
|
&sh->share_cache.dereg_mr_cb);
|
2020-06-03 15:06:00 +00:00
|
|
|
mlx5_os_dev_shared_handler_install(sh);
|
2020-06-18 07:24:43 +00:00
|
|
|
sh->cnt_id_tbl = mlx5_l3t_create(MLX5_L3T_TYPE_DWORD);
|
|
|
|
if (!sh->cnt_id_tbl) {
|
|
|
|
err = rte_errno;
|
|
|
|
goto error;
|
|
|
|
}
|
2020-04-29 02:25:09 +00:00
|
|
|
mlx5_flow_aging_init(sh);
|
2019-07-16 14:34:53 +00:00
|
|
|
mlx5_flow_counters_mng_init(sh);
|
2020-04-16 02:42:08 +00:00
|
|
|
mlx5_flow_ipool_create(sh, config);
|
2019-08-06 15:00:33 +00:00
|
|
|
/* Add device to memory callback list. */
|
|
|
|
rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock);
|
|
|
|
LIST_INSERT_HEAD(&mlx5_shared_data->mem_event_cb_list,
|
|
|
|
sh, mem_event_cb);
|
|
|
|
rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock);
|
|
|
|
/* Add context to the global device list. */
|
2020-06-10 09:32:27 +00:00
|
|
|
LIST_INSERT_HEAD(&mlx5_dev_ctx_list, sh, next);
|
2019-03-27 13:15:39 +00:00
|
|
|
exit:
|
2020-06-10 09:32:27 +00:00
|
|
|
pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
|
2019-03-27 13:15:39 +00:00
|
|
|
return sh;
|
|
|
|
error:
|
2020-07-16 08:23:08 +00:00
|
|
|
pthread_mutex_destroy(&sh->txpp.mutex);
|
2020-06-10 09:32:27 +00:00
|
|
|
pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
|
2020-01-30 16:14:40 +00:00
|
|
|
MLX5_ASSERT(sh);
|
2020-07-22 14:59:08 +00:00
|
|
|
if (sh->cnt_id_tbl)
|
2020-06-18 07:24:43 +00:00
|
|
|
mlx5_l3t_destroy(sh->cnt_id_tbl);
|
2019-10-30 23:53:15 +00:00
|
|
|
if (sh->tis)
|
|
|
|
claim_zero(mlx5_devx_cmd_destroy(sh->tis));
|
|
|
|
if (sh->td)
|
|
|
|
claim_zero(mlx5_devx_cmd_destroy(sh->td));
|
2020-07-19 11:13:06 +00:00
|
|
|
if (sh->devx_rx_uar)
|
|
|
|
mlx5_glue->devx_free_uar(sh->devx_rx_uar);
|
2020-07-22 14:59:08 +00:00
|
|
|
if (sh->tx_uar)
|
|
|
|
mlx5_glue->devx_free_uar(sh->tx_uar);
|
2019-03-27 13:15:39 +00:00
|
|
|
if (sh->pd)
|
|
|
|
claim_zero(mlx5_glue->dealloc_pd(sh->pd));
|
|
|
|
if (sh->ctx)
|
|
|
|
claim_zero(mlx5_glue->close_device(sh->ctx));
|
2019-10-30 23:53:23 +00:00
|
|
|
if (sh->flow_id_pool)
|
|
|
|
mlx5_flow_id_pool_release(sh->flow_id_pool);
|
2020-06-28 09:02:44 +00:00
|
|
|
mlx5_free(sh);
|
2020-01-30 16:14:40 +00:00
|
|
|
MLX5_ASSERT(err > 0);
|
2019-03-27 13:15:39 +00:00
|
|
|
rte_errno = err;
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Free shared IB device context. Decrement counter and if zero free
|
|
|
|
* all allocated resources and close handles.
|
|
|
|
*
|
|
|
|
* @param[in] sh
|
2020-06-03 15:05:55 +00:00
|
|
|
* Pointer to mlx5_dev_ctx_shared object to free
|
2019-03-27 13:15:39 +00:00
|
|
|
*/
|
2020-06-03 15:06:00 +00:00
|
|
|
void
|
2020-06-10 09:32:27 +00:00
|
|
|
mlx5_free_shared_dev_ctx(struct mlx5_dev_ctx_shared *sh)
|
2019-03-27 13:15:39 +00:00
|
|
|
{
|
2020-06-10 09:32:27 +00:00
|
|
|
pthread_mutex_lock(&mlx5_dev_ctx_list_mutex);
|
2020-01-30 16:14:39 +00:00
|
|
|
#ifdef RTE_LIBRTE_MLX5_DEBUG
|
2019-03-27 13:15:39 +00:00
|
|
|
/* Check the object presence in the list. */
|
2020-06-03 15:05:55 +00:00
|
|
|
struct mlx5_dev_ctx_shared *lctx;
|
2019-03-27 13:15:39 +00:00
|
|
|
|
2020-06-10 09:32:27 +00:00
|
|
|
LIST_FOREACH(lctx, &mlx5_dev_ctx_list, next)
|
2019-03-27 13:15:39 +00:00
|
|
|
if (lctx == sh)
|
|
|
|
break;
|
2020-01-30 16:14:40 +00:00
|
|
|
MLX5_ASSERT(lctx);
|
2019-03-27 13:15:39 +00:00
|
|
|
if (lctx != sh) {
|
|
|
|
DRV_LOG(ERR, "Freeing non-existing shared IB context");
|
|
|
|
goto exit;
|
|
|
|
}
|
|
|
|
#endif
|
2020-01-30 16:14:40 +00:00
|
|
|
MLX5_ASSERT(sh);
|
|
|
|
MLX5_ASSERT(sh->refcnt);
|
2019-03-27 13:15:39 +00:00
|
|
|
/* Secondary process should not free the shared context. */
|
2020-01-30 16:14:40 +00:00
|
|
|
MLX5_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY);
|
2019-03-27 13:15:39 +00:00
|
|
|
if (--sh->refcnt)
|
|
|
|
goto exit;
|
2019-08-06 15:00:33 +00:00
|
|
|
/* Remove from memory callback device list. */
|
|
|
|
rte_rwlock_write_lock(&mlx5_shared_data->mem_event_rwlock);
|
|
|
|
LIST_REMOVE(sh, mem_event_cb);
|
|
|
|
rte_rwlock_write_unlock(&mlx5_shared_data->mem_event_rwlock);
|
2020-02-04 13:36:09 +00:00
|
|
|
/* Release created Memory Regions. */
|
2020-04-13 21:17:48 +00:00
|
|
|
mlx5_mr_release_cache(&sh->share_cache);
|
2019-08-06 15:00:33 +00:00
|
|
|
/* Remove context from the global device list. */
|
2019-03-27 13:15:39 +00:00
|
|
|
LIST_REMOVE(sh, next);
|
2020-07-21 12:03:38 +00:00
|
|
|
pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
|
2019-03-27 13:15:45 +00:00
|
|
|
/*
|
|
|
|
* Ensure there is no async event handler installed.
|
|
|
|
* Only primary process handles async device events.
|
|
|
|
**/
|
2019-07-16 14:34:53 +00:00
|
|
|
mlx5_flow_counters_mng_close(sh);
|
2020-04-16 02:42:02 +00:00
|
|
|
mlx5_flow_ipool_destroy(sh);
|
2020-06-03 15:06:00 +00:00
|
|
|
mlx5_os_dev_shared_handler_uninstall(sh);
|
2020-06-18 07:24:43 +00:00
|
|
|
if (sh->cnt_id_tbl) {
|
|
|
|
mlx5_l3t_destroy(sh->cnt_id_tbl);
|
|
|
|
sh->cnt_id_tbl = NULL;
|
|
|
|
}
|
2020-07-16 08:23:07 +00:00
|
|
|
if (sh->tx_uar) {
|
|
|
|
mlx5_glue->devx_free_uar(sh->tx_uar);
|
|
|
|
sh->tx_uar = NULL;
|
|
|
|
}
|
2019-03-27 13:15:39 +00:00
|
|
|
if (sh->pd)
|
|
|
|
claim_zero(mlx5_glue->dealloc_pd(sh->pd));
|
2019-10-30 23:53:15 +00:00
|
|
|
if (sh->tis)
|
|
|
|
claim_zero(mlx5_devx_cmd_destroy(sh->tis));
|
|
|
|
if (sh->td)
|
|
|
|
claim_zero(mlx5_devx_cmd_destroy(sh->td));
|
2020-07-19 11:13:06 +00:00
|
|
|
if (sh->devx_rx_uar)
|
|
|
|
mlx5_glue->devx_free_uar(sh->devx_rx_uar);
|
2019-03-27 13:15:39 +00:00
|
|
|
if (sh->ctx)
|
|
|
|
claim_zero(mlx5_glue->close_device(sh->ctx));
|
2019-10-30 23:53:23 +00:00
|
|
|
if (sh->flow_id_pool)
|
|
|
|
mlx5_flow_id_pool_release(sh->flow_id_pool);
|
2020-07-16 08:23:08 +00:00
|
|
|
pthread_mutex_destroy(&sh->txpp.mutex);
|
2020-06-28 09:02:44 +00:00
|
|
|
mlx5_free(sh);
|
2020-07-21 12:03:38 +00:00
|
|
|
return;
|
2019-03-27 13:15:39 +00:00
|
|
|
exit:
|
2020-06-10 09:32:27 +00:00
|
|
|
pthread_mutex_unlock(&mlx5_dev_ctx_list_mutex);
|
2019-03-27 13:15:39 +00:00
|
|
|
}
|
|
|
|
|
2019-11-17 12:14:54 +00:00
|
|
|
/**
|
|
|
|
* Destroy table hash list and all the root entries per domain.
|
|
|
|
*
|
|
|
|
* @param[in] priv
|
|
|
|
* Pointer to the private device data structure.
|
|
|
|
*/
|
2020-06-03 15:06:00 +00:00
|
|
|
void
|
2019-11-17 12:14:54 +00:00
|
|
|
mlx5_free_table_hash_list(struct mlx5_priv *priv)
|
|
|
|
{
|
2020-06-03 15:05:55 +00:00
|
|
|
struct mlx5_dev_ctx_shared *sh = priv->sh;
|
2019-11-17 12:14:54 +00:00
|
|
|
struct mlx5_flow_tbl_data_entry *tbl_data;
|
|
|
|
union mlx5_flow_tbl_key table_key = {
|
|
|
|
{
|
|
|
|
.table_id = 0,
|
|
|
|
.reserved = 0,
|
|
|
|
.domain = 0,
|
|
|
|
.direction = 0,
|
|
|
|
}
|
|
|
|
};
|
|
|
|
struct mlx5_hlist_entry *pos;
|
|
|
|
|
|
|
|
if (!sh->flow_tbls)
|
|
|
|
return;
|
|
|
|
pos = mlx5_hlist_lookup(sh->flow_tbls, table_key.v64);
|
|
|
|
if (pos) {
|
|
|
|
tbl_data = container_of(pos, struct mlx5_flow_tbl_data_entry,
|
|
|
|
entry);
|
2020-01-30 16:14:40 +00:00
|
|
|
MLX5_ASSERT(tbl_data);
|
2019-11-17 12:14:54 +00:00
|
|
|
mlx5_hlist_remove(sh->flow_tbls, pos);
|
2020-06-28 07:35:26 +00:00
|
|
|
mlx5_free(tbl_data);
|
2019-11-17 12:14:54 +00:00
|
|
|
}
|
|
|
|
table_key.direction = 1;
|
|
|
|
pos = mlx5_hlist_lookup(sh->flow_tbls, table_key.v64);
|
|
|
|
if (pos) {
|
|
|
|
tbl_data = container_of(pos, struct mlx5_flow_tbl_data_entry,
|
|
|
|
entry);
|
2020-01-30 16:14:40 +00:00
|
|
|
MLX5_ASSERT(tbl_data);
|
2019-11-17 12:14:54 +00:00
|
|
|
mlx5_hlist_remove(sh->flow_tbls, pos);
|
2020-06-28 07:35:26 +00:00
|
|
|
mlx5_free(tbl_data);
|
2019-11-17 12:14:54 +00:00
|
|
|
}
|
|
|
|
table_key.direction = 0;
|
|
|
|
table_key.domain = 1;
|
|
|
|
pos = mlx5_hlist_lookup(sh->flow_tbls, table_key.v64);
|
|
|
|
if (pos) {
|
|
|
|
tbl_data = container_of(pos, struct mlx5_flow_tbl_data_entry,
|
|
|
|
entry);
|
2020-01-30 16:14:40 +00:00
|
|
|
MLX5_ASSERT(tbl_data);
|
2019-11-17 12:14:54 +00:00
|
|
|
mlx5_hlist_remove(sh->flow_tbls, pos);
|
2020-06-28 07:35:26 +00:00
|
|
|
mlx5_free(tbl_data);
|
2019-11-17 12:14:54 +00:00
|
|
|
}
|
|
|
|
mlx5_hlist_destroy(sh->flow_tbls, NULL, NULL);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Initialize flow table hash list and create the root tables entry
|
|
|
|
* for each domain.
|
|
|
|
*
|
|
|
|
* @param[in] priv
|
|
|
|
* Pointer to the private device data structure.
|
|
|
|
*
|
|
|
|
* @return
|
|
|
|
* Zero on success, positive error code otherwise.
|
|
|
|
*/
|
2020-06-03 15:06:00 +00:00
|
|
|
int
|
2019-11-17 12:14:54 +00:00
|
|
|
mlx5_alloc_table_hash_list(struct mlx5_priv *priv)
|
|
|
|
{
|
2020-06-03 15:05:55 +00:00
|
|
|
struct mlx5_dev_ctx_shared *sh = priv->sh;
|
2019-11-17 12:14:54 +00:00
|
|
|
char s[MLX5_HLIST_NAMESIZE];
|
|
|
|
int err = 0;
|
|
|
|
|
2020-01-30 16:14:40 +00:00
|
|
|
MLX5_ASSERT(sh);
|
2019-11-17 12:14:54 +00:00
|
|
|
snprintf(s, sizeof(s), "%s_flow_table", priv->sh->ibdev_name);
|
|
|
|
sh->flow_tbls = mlx5_hlist_create(s, MLX5_FLOW_TABLE_HLIST_ARRAY_SIZE);
|
|
|
|
if (!sh->flow_tbls) {
|
2020-06-17 13:53:24 +00:00
|
|
|
DRV_LOG(ERR, "flow tables with hash creation failed.");
|
2019-11-17 12:14:54 +00:00
|
|
|
err = ENOMEM;
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
#ifndef HAVE_MLX5DV_DR
|
|
|
|
/*
|
|
|
|
* In case we have not DR support, the zero tables should be created
|
|
|
|
* because DV expect to see them even if they cannot be created by
|
|
|
|
* RDMA-CORE.
|
|
|
|
*/
|
|
|
|
union mlx5_flow_tbl_key table_key = {
|
|
|
|
{
|
|
|
|
.table_id = 0,
|
|
|
|
.reserved = 0,
|
|
|
|
.domain = 0,
|
|
|
|
.direction = 0,
|
|
|
|
}
|
|
|
|
};
|
2020-06-28 07:35:26 +00:00
|
|
|
struct mlx5_flow_tbl_data_entry *tbl_data = mlx5_malloc(MLX5_MEM_ZERO,
|
|
|
|
sizeof(*tbl_data), 0,
|
|
|
|
SOCKET_ID_ANY);
|
2019-11-17 12:14:54 +00:00
|
|
|
|
|
|
|
if (!tbl_data) {
|
|
|
|
err = ENOMEM;
|
|
|
|
goto error;
|
|
|
|
}
|
|
|
|
tbl_data->entry.key = table_key.v64;
|
|
|
|
err = mlx5_hlist_insert(sh->flow_tbls, &tbl_data->entry);
|
|
|
|
if (err)
|
|
|
|
goto error;
|
|
|
|
rte_atomic32_init(&tbl_data->tbl.refcnt);
|
|
|
|
rte_atomic32_inc(&tbl_data->tbl.refcnt);
|
|
|
|
table_key.direction = 1;
|
2020-06-28 07:35:26 +00:00
|
|
|
tbl_data = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tbl_data), 0,
|
|
|
|
SOCKET_ID_ANY);
|
2019-11-17 12:14:54 +00:00
|
|
|
if (!tbl_data) {
|
|
|
|
err = ENOMEM;
|
|
|
|
goto error;
|
|
|
|
}
|
|
|
|
tbl_data->entry.key = table_key.v64;
|
|
|
|
err = mlx5_hlist_insert(sh->flow_tbls, &tbl_data->entry);
|
|
|
|
if (err)
|
|
|
|
goto error;
|
|
|
|
rte_atomic32_init(&tbl_data->tbl.refcnt);
|
|
|
|
rte_atomic32_inc(&tbl_data->tbl.refcnt);
|
|
|
|
table_key.direction = 0;
|
|
|
|
table_key.domain = 1;
|
2020-06-28 07:35:26 +00:00
|
|
|
tbl_data = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tbl_data), 0,
|
|
|
|
SOCKET_ID_ANY);
|
2019-11-17 12:14:54 +00:00
|
|
|
if (!tbl_data) {
|
|
|
|
err = ENOMEM;
|
|
|
|
goto error;
|
|
|
|
}
|
|
|
|
tbl_data->entry.key = table_key.v64;
|
|
|
|
err = mlx5_hlist_insert(sh->flow_tbls, &tbl_data->entry);
|
|
|
|
if (err)
|
|
|
|
goto error;
|
|
|
|
rte_atomic32_init(&tbl_data->tbl.refcnt);
|
|
|
|
rte_atomic32_inc(&tbl_data->tbl.refcnt);
|
|
|
|
return err;
|
|
|
|
error:
|
|
|
|
mlx5_free_table_hash_list(priv);
|
|
|
|
#endif /* HAVE_MLX5DV_DR */
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
2016-03-17 15:38:57 +00:00
|
|
|
/**
|
|
|
|
* Retrieve integer value from environment variable.
|
|
|
|
*
|
|
|
|
* @param[in] name
|
|
|
|
* Environment variable name.
|
|
|
|
*
|
|
|
|
* @return
|
|
|
|
* Integer value, 0 if the variable is not set.
|
|
|
|
*/
|
|
|
|
int
|
|
|
|
mlx5_getenv_int(const char *name)
|
|
|
|
{
|
|
|
|
const char *val = getenv(name);
|
|
|
|
|
|
|
|
if (val == NULL)
|
|
|
|
return 0;
|
|
|
|
return atoi(val);
|
|
|
|
}
|
|
|
|
|
2019-08-22 10:15:52 +00:00
|
|
|
/**
|
|
|
|
* DPDK callback to add udp tunnel port
|
|
|
|
*
|
|
|
|
* @param[in] dev
|
|
|
|
* A pointer to eth_dev
|
|
|
|
* @param[in] udp_tunnel
|
|
|
|
* A pointer to udp tunnel
|
|
|
|
*
|
|
|
|
* @return
|
|
|
|
* 0 on valid udp ports and tunnels, -ENOTSUP otherwise.
|
|
|
|
*/
|
|
|
|
int
|
|
|
|
mlx5_udp_tunnel_port_add(struct rte_eth_dev *dev __rte_unused,
|
|
|
|
struct rte_eth_udp_tunnel *udp_tunnel)
|
|
|
|
{
|
2020-01-30 16:14:40 +00:00
|
|
|
MLX5_ASSERT(udp_tunnel != NULL);
|
2019-08-22 10:15:52 +00:00
|
|
|
if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN &&
|
|
|
|
udp_tunnel->udp_port == 4789)
|
|
|
|
return 0;
|
|
|
|
if (udp_tunnel->prot_type == RTE_TUNNEL_TYPE_VXLAN_GPE &&
|
|
|
|
udp_tunnel->udp_port == 4790)
|
|
|
|
return 0;
|
|
|
|
return -ENOTSUP;
|
|
|
|
}
|
|
|
|
|
2019-04-10 18:41:17 +00:00
|
|
|
/**
|
|
|
|
* Initialize process private data structure.
|
|
|
|
*
|
|
|
|
* @param dev
|
|
|
|
* Pointer to Ethernet device structure.
|
|
|
|
*
|
|
|
|
* @return
|
|
|
|
* 0 on success, a negative errno value otherwise and rte_errno is set.
|
|
|
|
*/
|
|
|
|
int
|
|
|
|
mlx5_proc_priv_init(struct rte_eth_dev *dev)
|
|
|
|
{
|
|
|
|
struct mlx5_priv *priv = dev->data->dev_private;
|
|
|
|
struct mlx5_proc_priv *ppriv;
|
|
|
|
size_t ppriv_size;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* UAR register table follows the process private structure. BlueFlame
|
|
|
|
* registers for Tx queues are stored in the table.
|
|
|
|
*/
|
|
|
|
ppriv_size =
|
|
|
|
sizeof(struct mlx5_proc_priv) + priv->txqs_n * sizeof(void *);
|
2020-06-28 09:02:44 +00:00
|
|
|
ppriv = mlx5_malloc(MLX5_MEM_RTE, ppriv_size, RTE_CACHE_LINE_SIZE,
|
|
|
|
dev->device->numa_node);
|
2019-04-10 18:41:17 +00:00
|
|
|
if (!ppriv) {
|
|
|
|
rte_errno = ENOMEM;
|
|
|
|
return -rte_errno;
|
|
|
|
}
|
|
|
|
ppriv->uar_table_sz = ppriv_size;
|
|
|
|
dev->process_private = ppriv;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Un-initialize process private data structure.
|
|
|
|
*
|
|
|
|
* @param dev
|
|
|
|
* Pointer to Ethernet device structure.
|
|
|
|
*/
|
|
|
|
static void
|
|
|
|
mlx5_proc_priv_uninit(struct rte_eth_dev *dev)
|
|
|
|
{
|
|
|
|
if (!dev->process_private)
|
|
|
|
return;
|
2020-06-28 09:02:44 +00:00
|
|
|
mlx5_free(dev->process_private);
|
2019-04-10 18:41:17 +00:00
|
|
|
dev->process_private = NULL;
|
|
|
|
}
|
|
|
|
|
2015-10-30 18:52:30 +00:00
|
|
|
/**
|
|
|
|
* DPDK callback to close the device.
|
|
|
|
*
|
|
|
|
* Destroy all queues and objects, free memory.
|
|
|
|
*
|
|
|
|
* @param dev
|
|
|
|
* Pointer to Ethernet device structure.
|
|
|
|
*/
|
2020-09-28 23:14:10 +00:00
|
|
|
int
|
2015-10-30 18:52:30 +00:00
|
|
|
mlx5_dev_close(struct rte_eth_dev *dev)
|
|
|
|
{
|
2019-02-21 09:29:14 +00:00
|
|
|
struct mlx5_priv *priv = dev->data->dev_private;
|
2015-10-30 18:52:31 +00:00
|
|
|
unsigned int i;
|
2017-10-09 14:44:42 +00:00
|
|
|
int ret;
|
2015-10-30 18:52:30 +00:00
|
|
|
|
2020-05-28 06:59:49 +00:00
|
|
|
if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
|
|
|
|
/* Check if process_private released. */
|
|
|
|
if (!dev->process_private)
|
2020-09-28 23:14:10 +00:00
|
|
|
return 0;
|
2020-05-28 06:59:49 +00:00
|
|
|
mlx5_tx_uar_uninit_secondary(dev);
|
|
|
|
mlx5_proc_priv_uninit(dev);
|
|
|
|
rte_eth_dev_release_port(dev);
|
2020-09-28 23:14:10 +00:00
|
|
|
return 0;
|
2020-05-28 06:59:49 +00:00
|
|
|
}
|
|
|
|
if (!priv->sh)
|
2020-09-28 23:14:10 +00:00
|
|
|
return 0;
|
2018-03-13 09:23:56 +00:00
|
|
|
DRV_LOG(DEBUG, "port %u closing device \"%s\"",
|
|
|
|
dev->data->port_id,
|
2020-06-03 15:05:56 +00:00
|
|
|
((priv->sh->ctx != NULL) ?
|
|
|
|
mlx5_os_get_ctx_device_name(priv->sh->ctx) : ""));
|
2020-03-24 15:33:57 +00:00
|
|
|
/*
|
|
|
|
* If default mreg copy action is removed at the stop stage,
|
|
|
|
* the search will return none and nothing will be done anymore.
|
|
|
|
*/
|
|
|
|
mlx5_flow_stop_default(dev);
|
2018-03-05 12:21:04 +00:00
|
|
|
mlx5_traffic_disable(dev);
|
2020-03-24 15:33:57 +00:00
|
|
|
/*
|
|
|
|
* If all the flows are already flushed in the device stop stage,
|
|
|
|
* then this will return directly without any action.
|
|
|
|
*/
|
|
|
|
mlx5_flow_list_flush(dev, &priv->flows, true);
|
2019-11-08 03:49:25 +00:00
|
|
|
mlx5_flow_meter_flush(dev, NULL);
|
2020-03-24 15:33:59 +00:00
|
|
|
/* Free the intermediate buffers for flow creation. */
|
|
|
|
mlx5_flow_free_intermediate(dev);
|
2015-10-30 18:52:31 +00:00
|
|
|
/* Prevent crashes when queues are still in use. */
|
|
|
|
dev->rx_pkt_burst = removed_rx_burst;
|
|
|
|
dev->tx_pkt_burst = removed_tx_burst;
|
2019-04-01 21:12:56 +00:00
|
|
|
rte_wmb();
|
|
|
|
/* Disable datapath on secondary process. */
|
2020-07-19 10:18:15 +00:00
|
|
|
mlx5_mp_os_req_stop_rxtx(dev);
|
2020-07-17 07:11:49 +00:00
|
|
|
/* Free the eCPRI flex parser resource. */
|
|
|
|
mlx5_flex_parser_ecpri_release(dev);
|
2015-10-30 18:52:31 +00:00
|
|
|
if (priv->rxqs != NULL) {
|
|
|
|
/* XXX race condition if mlx5_rx_burst() is still running. */
|
|
|
|
usleep(1000);
|
2017-10-09 14:44:49 +00:00
|
|
|
for (i = 0; (i != priv->rxqs_n); ++i)
|
2018-03-05 12:21:04 +00:00
|
|
|
mlx5_rxq_release(dev, i);
|
2015-10-30 18:52:31 +00:00
|
|
|
priv->rxqs_n = 0;
|
|
|
|
priv->rxqs = NULL;
|
|
|
|
}
|
|
|
|
if (priv->txqs != NULL) {
|
|
|
|
/* XXX race condition if mlx5_tx_burst() is still running. */
|
|
|
|
usleep(1000);
|
2017-10-09 14:44:48 +00:00
|
|
|
for (i = 0; (i != priv->txqs_n); ++i)
|
2018-03-05 12:21:04 +00:00
|
|
|
mlx5_txq_release(dev, i);
|
2015-10-30 18:52:31 +00:00
|
|
|
priv->txqs_n = 0;
|
|
|
|
priv->txqs = NULL;
|
|
|
|
}
|
2019-04-10 18:41:17 +00:00
|
|
|
mlx5_proc_priv_uninit(dev);
|
2019-11-07 17:10:04 +00:00
|
|
|
if (priv->mreg_cp_tbl)
|
|
|
|
mlx5_hlist_destroy(priv->mreg_cp_tbl, NULL, NULL);
|
2018-05-09 11:13:50 +00:00
|
|
|
mlx5_mprq_free_mp(dev);
|
2020-06-03 15:06:00 +00:00
|
|
|
mlx5_os_free_shared_dr(priv);
|
2017-10-09 14:44:56 +00:00
|
|
|
if (priv->rss_conf.rss_key != NULL)
|
2020-06-28 07:35:26 +00:00
|
|
|
mlx5_free(priv->rss_conf.rss_key);
|
2015-11-02 18:11:57 +00:00
|
|
|
if (priv->reta_idx != NULL)
|
2020-06-28 07:35:26 +00:00
|
|
|
mlx5_free(priv->reta_idx);
|
2018-04-05 15:07:19 +00:00
|
|
|
if (priv->config.vf)
|
2020-08-25 09:31:09 +00:00
|
|
|
mlx5_os_mac_addr_flush(dev);
|
2018-07-10 16:04:52 +00:00
|
|
|
if (priv->nl_socket_route >= 0)
|
|
|
|
close(priv->nl_socket_route);
|
|
|
|
if (priv->nl_socket_rdma >= 0)
|
|
|
|
close(priv->nl_socket_rdma);
|
2019-07-30 09:20:24 +00:00
|
|
|
if (priv->vmwa_context)
|
|
|
|
mlx5_vlan_vmwa_exit(priv->vmwa_context);
|
2019-07-22 14:52:13 +00:00
|
|
|
ret = mlx5_hrxq_verify(dev);
|
2017-10-09 14:44:51 +00:00
|
|
|
if (ret)
|
2018-03-13 09:23:56 +00:00
|
|
|
DRV_LOG(WARNING, "port %u some hash Rx queue still remain",
|
|
|
|
dev->data->port_id);
|
2019-07-22 14:52:12 +00:00
|
|
|
ret = mlx5_ind_table_obj_verify(dev);
|
2017-10-09 14:44:50 +00:00
|
|
|
if (ret)
|
2018-03-13 09:23:56 +00:00
|
|
|
DRV_LOG(WARNING, "port %u some indirection table still remain",
|
|
|
|
dev->data->port_id);
|
2019-07-22 14:52:11 +00:00
|
|
|
ret = mlx5_rxq_obj_verify(dev);
|
2017-10-09 14:44:46 +00:00
|
|
|
if (ret)
|
2019-07-22 14:52:11 +00:00
|
|
|
DRV_LOG(WARNING, "port %u some Rx queue objects still remain",
|
2018-03-13 09:23:56 +00:00
|
|
|
dev->data->port_id);
|
2018-03-05 12:21:04 +00:00
|
|
|
ret = mlx5_rxq_verify(dev);
|
2017-10-09 14:44:49 +00:00
|
|
|
if (ret)
|
2018-03-13 09:23:56 +00:00
|
|
|
DRV_LOG(WARNING, "port %u some Rx queues still remain",
|
|
|
|
dev->data->port_id);
|
2019-10-30 23:53:14 +00:00
|
|
|
ret = mlx5_txq_obj_verify(dev);
|
2017-10-09 14:44:47 +00:00
|
|
|
if (ret)
|
2018-03-13 09:23:56 +00:00
|
|
|
DRV_LOG(WARNING, "port %u some Verbs Tx queue still remain",
|
|
|
|
dev->data->port_id);
|
2018-03-05 12:21:04 +00:00
|
|
|
ret = mlx5_txq_verify(dev);
|
2017-10-09 14:44:48 +00:00
|
|
|
if (ret)
|
2018-03-13 09:23:56 +00:00
|
|
|
DRV_LOG(WARNING, "port %u some Tx queues still remain",
|
|
|
|
dev->data->port_id);
|
2018-03-05 12:21:04 +00:00
|
|
|
ret = mlx5_flow_verify(dev);
|
2017-10-09 14:44:42 +00:00
|
|
|
if (ret)
|
2018-03-13 09:23:56 +00:00
|
|
|
DRV_LOG(WARNING, "port %u some flows still remain",
|
|
|
|
dev->data->port_id);
|
2020-05-28 06:59:49 +00:00
|
|
|
/*
|
|
|
|
* Free the shared context in last turn, because the cleanup
|
|
|
|
* routines above may use some shared fields, like
|
2020-08-25 09:31:09 +00:00
|
|
|
* mlx5_os_mac_addr_flush() uses ibdev_path for retrieveing
|
2020-05-28 06:59:49 +00:00
|
|
|
* ifindex if Netlink fails.
|
|
|
|
*/
|
2020-06-10 09:32:27 +00:00
|
|
|
mlx5_free_shared_dev_ctx(priv->sh);
|
2018-07-10 16:04:54 +00:00
|
|
|
if (priv->domain_id != RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID) {
|
|
|
|
unsigned int c = 0;
|
2019-04-01 02:26:59 +00:00
|
|
|
uint16_t port_id;
|
2018-07-10 16:04:54 +00:00
|
|
|
|
2019-10-07 13:56:19 +00:00
|
|
|
MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) {
|
2019-02-21 09:29:14 +00:00
|
|
|
struct mlx5_priv *opriv =
|
2019-04-01 02:26:59 +00:00
|
|
|
rte_eth_devices[port_id].data->dev_private;
|
2018-07-10 16:04:54 +00:00
|
|
|
|
|
|
|
if (!opriv ||
|
|
|
|
opriv->domain_id != priv->domain_id ||
|
2019-04-01 02:26:59 +00:00
|
|
|
&rte_eth_devices[port_id] == dev)
|
2018-07-10 16:04:54 +00:00
|
|
|
continue;
|
|
|
|
++c;
|
2019-09-25 07:53:33 +00:00
|
|
|
break;
|
2018-07-10 16:04:54 +00:00
|
|
|
}
|
|
|
|
if (!c)
|
|
|
|
claim_zero(rte_eth_switch_domain_free(priv->domain_id));
|
|
|
|
}
|
2015-10-30 18:52:30 +00:00
|
|
|
memset(priv, 0, sizeof(*priv));
|
2018-07-10 16:04:54 +00:00
|
|
|
priv->domain_id = RTE_ETH_DEV_SWITCH_DOMAIN_ID_INVALID;
|
2018-10-23 18:26:04 +00:00
|
|
|
/*
|
|
|
|
* Reset mac_addrs to NULL such that it is not freed as part of
|
|
|
|
* rte_eth_dev_release_port(). mac_addrs is part of dev_private so
|
|
|
|
* it is freed when dev_private is freed.
|
|
|
|
*/
|
|
|
|
dev->data->mac_addrs = NULL;
|
2020-09-28 23:14:10 +00:00
|
|
|
return 0;
|
2015-10-30 18:52:30 +00:00
|
|
|
}
|
|
|
|
|
2016-06-24 13:17:50 +00:00
|
|
|
/**
|
|
|
|
* Verify and store value for device argument.
|
|
|
|
*
|
|
|
|
* @param[in] key
|
|
|
|
* Key argument to verify.
|
|
|
|
* @param[in] val
|
|
|
|
* Value associated with key.
|
|
|
|
* @param opaque
|
|
|
|
* User data.
|
|
|
|
*
|
|
|
|
* @return
|
2018-03-05 12:21:06 +00:00
|
|
|
* 0 on success, a negative errno value otherwise and rte_errno is set.
|
2016-06-24 13:17:50 +00:00
|
|
|
*/
|
|
|
|
static int
|
|
|
|
mlx5_args_check(const char *key, const char *val, void *opaque)
|
|
|
|
{
|
2018-01-10 09:16:58 +00:00
|
|
|
struct mlx5_dev_config *config = opaque;
|
2020-07-16 08:23:05 +00:00
|
|
|
unsigned long mod;
|
|
|
|
signed long tmp;
|
2016-06-24 13:17:50 +00:00
|
|
|
|
2018-07-10 16:04:58 +00:00
|
|
|
/* No-op, port representors are processed in mlx5_dev_spawn(). */
|
|
|
|
if (!strcmp(MLX5_REPRESENTOR, key))
|
|
|
|
return 0;
|
2016-06-24 13:17:54 +00:00
|
|
|
errno = 0;
|
2020-07-16 08:23:05 +00:00
|
|
|
tmp = strtol(val, NULL, 0);
|
2016-06-24 13:17:54 +00:00
|
|
|
if (errno) {
|
2018-03-05 12:21:06 +00:00
|
|
|
rte_errno = errno;
|
2018-03-13 09:23:56 +00:00
|
|
|
DRV_LOG(WARNING, "%s: \"%s\" is not a valid integer", key, val);
|
2018-03-05 12:21:06 +00:00
|
|
|
return -rte_errno;
|
2016-06-24 13:17:54 +00:00
|
|
|
}
|
2020-07-16 08:23:05 +00:00
|
|
|
if (tmp < 0 && strcmp(MLX5_TX_PP, key) && strcmp(MLX5_TX_SKEW, key)) {
|
|
|
|
/* Negative values are acceptable for some keys only. */
|
|
|
|
rte_errno = EINVAL;
|
|
|
|
DRV_LOG(WARNING, "%s: invalid negative value \"%s\"", key, val);
|
|
|
|
return -rte_errno;
|
|
|
|
}
|
|
|
|
mod = tmp >= 0 ? tmp : -tmp;
|
2016-06-24 13:17:54 +00:00
|
|
|
if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) {
|
2018-01-10 09:16:58 +00:00
|
|
|
config->cqe_comp = !!tmp;
|
2018-10-25 06:24:00 +00:00
|
|
|
} else if (strcmp(MLX5_RXQ_CQE_PAD_EN, key) == 0) {
|
|
|
|
config->cqe_pad = !!tmp;
|
2019-01-15 17:38:58 +00:00
|
|
|
} else if (strcmp(MLX5_RXQ_PKT_PAD_EN, key) == 0) {
|
|
|
|
config->hw_padding = !!tmp;
|
2018-05-09 11:13:50 +00:00
|
|
|
} else if (strcmp(MLX5_RX_MPRQ_EN, key) == 0) {
|
|
|
|
config->mprq.enabled = !!tmp;
|
|
|
|
} else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_NUM, key) == 0) {
|
|
|
|
config->mprq.stride_num_n = tmp;
|
2020-04-09 22:23:51 +00:00
|
|
|
} else if (strcmp(MLX5_RX_MPRQ_LOG_STRIDE_SIZE, key) == 0) {
|
|
|
|
config->mprq.stride_size_n = tmp;
|
2018-05-09 11:13:50 +00:00
|
|
|
} else if (strcmp(MLX5_RX_MPRQ_MAX_MEMCPY_LEN, key) == 0) {
|
|
|
|
config->mprq.max_memcpy_len = tmp;
|
|
|
|
} else if (strcmp(MLX5_RXQS_MIN_MPRQ, key) == 0) {
|
|
|
|
config->mprq.min_rxqs_num = tmp;
|
2016-06-24 13:17:56 +00:00
|
|
|
} else if (strcmp(MLX5_TXQ_INLINE, key) == 0) {
|
2019-07-21 14:24:54 +00:00
|
|
|
DRV_LOG(WARNING, "%s: deprecated parameter,"
|
|
|
|
" converted to txq_inline_max", key);
|
|
|
|
config->txq_inline_max = tmp;
|
|
|
|
} else if (strcmp(MLX5_TXQ_INLINE_MAX, key) == 0) {
|
|
|
|
config->txq_inline_max = tmp;
|
|
|
|
} else if (strcmp(MLX5_TXQ_INLINE_MIN, key) == 0) {
|
|
|
|
config->txq_inline_min = tmp;
|
|
|
|
} else if (strcmp(MLX5_TXQ_INLINE_MPW, key) == 0) {
|
|
|
|
config->txq_inline_mpw = tmp;
|
2016-06-24 13:17:56 +00:00
|
|
|
} else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) {
|
2018-01-10 09:16:58 +00:00
|
|
|
config->txqs_inline = tmp;
|
2018-11-01 17:20:32 +00:00
|
|
|
} else if (strcmp(MLX5_TXQS_MAX_VEC, key) == 0) {
|
2019-07-21 14:24:53 +00:00
|
|
|
DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
|
2016-06-24 13:17:57 +00:00
|
|
|
} else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) {
|
2018-08-13 06:47:57 +00:00
|
|
|
config->mps = !!tmp;
|
2019-11-08 15:07:50 +00:00
|
|
|
} else if (strcmp(MLX5_TX_DB_NC, key) == 0) {
|
2019-11-15 11:35:06 +00:00
|
|
|
if (tmp != MLX5_TXDB_CACHED &&
|
|
|
|
tmp != MLX5_TXDB_NCACHED &&
|
|
|
|
tmp != MLX5_TXDB_HEURISTIC) {
|
|
|
|
DRV_LOG(ERR, "invalid Tx doorbell "
|
|
|
|
"mapping parameter");
|
|
|
|
rte_errno = EINVAL;
|
|
|
|
return -rte_errno;
|
|
|
|
}
|
|
|
|
config->dbnc = tmp;
|
2017-03-15 23:55:44 +00:00
|
|
|
} else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) {
|
2019-07-21 14:24:53 +00:00
|
|
|
DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
|
2017-03-15 23:55:44 +00:00
|
|
|
} else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) {
|
2019-07-21 14:24:54 +00:00
|
|
|
DRV_LOG(WARNING, "%s: deprecated parameter,"
|
|
|
|
" converted to txq_inline_mpw", key);
|
|
|
|
config->txq_inline_mpw = tmp;
|
2017-08-02 15:32:56 +00:00
|
|
|
} else if (strcmp(MLX5_TX_VEC_EN, key) == 0) {
|
2019-07-21 14:24:53 +00:00
|
|
|
DRV_LOG(WARNING, "%s: deprecated parameter, ignored", key);
|
2020-07-16 08:23:05 +00:00
|
|
|
} else if (strcmp(MLX5_TX_PP, key) == 0) {
|
|
|
|
if (!mod) {
|
|
|
|
DRV_LOG(ERR, "Zero Tx packet pacing parameter");
|
|
|
|
rte_errno = EINVAL;
|
|
|
|
return -rte_errno;
|
|
|
|
}
|
|
|
|
config->tx_pp = tmp;
|
|
|
|
} else if (strcmp(MLX5_TX_SKEW, key) == 0) {
|
|
|
|
config->tx_skew = tmp;
|
2017-08-02 15:32:56 +00:00
|
|
|
} else if (strcmp(MLX5_RX_VEC_EN, key) == 0) {
|
2018-01-10 09:16:58 +00:00
|
|
|
config->rx_vec_en = !!tmp;
|
2018-04-23 12:33:02 +00:00
|
|
|
} else if (strcmp(MLX5_L3_VXLAN_EN, key) == 0) {
|
|
|
|
config->l3_vxlan_en = !!tmp;
|
2018-04-05 15:07:21 +00:00
|
|
|
} else if (strcmp(MLX5_VF_NL_EN, key) == 0) {
|
|
|
|
config->vf_nl_en = !!tmp;
|
2019-04-18 13:16:01 +00:00
|
|
|
} else if (strcmp(MLX5_DV_ESW_EN, key) == 0) {
|
|
|
|
config->dv_esw_en = !!tmp;
|
2018-09-24 23:17:54 +00:00
|
|
|
} else if (strcmp(MLX5_DV_FLOW_EN, key) == 0) {
|
|
|
|
config->dv_flow_en = !!tmp;
|
net/mlx5: add devarg for extensive metadata support
The PMD parameter dv_xmeta_en is added to control extensive
metadata support. A nonzero value enables extensive flow
metadata support if device is capable and driver supports it.
This can enable extensive support of MARK and META item of
rte_flow. The newly introduced SET_TAG and SET_META actions
do not depend on dv_xmeta_en parameter, because there is
no compatibility issue for new entities. The dv_xmeta_en is
disabled by default.
There are some possible configurations, depending on parameter
value:
- 0, this is default value, defines the legacy mode, the MARK
and META related actions and items operate only within NIC Tx
and NIC Rx steering domains, no MARK and META information
crosses the domain boundaries. The MARK item is 24 bits wide,
the META item is 32 bits wide.
- 1, this engages extensive metadata mode, the MARK and META
related actions and items operate within all supported steering
domains, including FDB, MARK and META information may cross
the domain boundaries. The ``MARK`` item is 24 bits wide, the
META item width depends on kernel and firmware configurations
and might be 0, 16 or 32 bits. Within NIC Tx domain META data
width is 32 bits for compatibility, the actual width of data
transferred to the FDB domain depends on kernel configuration
and may be vary. The actual supported width can be retrieved
in runtime by series of rte_flow_validate() trials.
- 2, this engages extensive metadata mode, the MARK and META
related actions and items operate within all supported steering
domains, including FDB, MARK and META information may cross
the domain boundaries. The META item is 32 bits wide, the MARK
item width depends on kernel and firmware configurations and
might be 0, 16 or 24 bits. The actual supported width can be
retrieved in runtime by series of rte_flow_validate() trials.
If there is no E-Switch configuration the ``dv_xmeta_en`` parameter is
ignored and the device is configured to operate in legacy mode (0).
Signed-off-by: Yongseok Koh <yskoh@mellanox.com>
Signed-off-by: Viacheslav Ovsiienko <viacheslavo@mellanox.com>
Acked-by: Matan Azrad <matan@mellanox.com>
2019-11-07 17:09:54 +00:00
|
|
|
} else if (strcmp(MLX5_DV_XMETA_EN, key) == 0) {
|
|
|
|
if (tmp != MLX5_XMETA_MODE_LEGACY &&
|
|
|
|
tmp != MLX5_XMETA_MODE_META16 &&
|
|
|
|
tmp != MLX5_XMETA_MODE_META32) {
|
2019-11-15 11:35:06 +00:00
|
|
|
DRV_LOG(ERR, "invalid extensive "
|
|
|
|
"metadata parameter");
|
net/mlx5: add devarg for extensive metadata support
The PMD parameter dv_xmeta_en is added to control extensive
metadata support. A nonzero value enables extensive flow
metadata support if device is capable and driver supports it.
This can enable extensive support of MARK and META item of
rte_flow. The newly introduced SET_TAG and SET_META actions
do not depend on dv_xmeta_en parameter, because there is
no compatibility issue for new entities. The dv_xmeta_en is
disabled by default.
There are some possible configurations, depending on parameter
value:
- 0, this is default value, defines the legacy mode, the MARK
and META related actions and items operate only within NIC Tx
and NIC Rx steering domains, no MARK and META information
crosses the domain boundaries. The MARK item is 24 bits wide,
the META item is 32 bits wide.
- 1, this engages extensive metadata mode, the MARK and META
related actions and items operate within all supported steering
domains, including FDB, MARK and META information may cross
the domain boundaries. The ``MARK`` item is 24 bits wide, the
META item width depends on kernel and firmware configurations
and might be 0, 16 or 32 bits. Within NIC Tx domain META data
width is 32 bits for compatibility, the actual width of data
transferred to the FDB domain depends on kernel configuration
and may be vary. The actual supported width can be retrieved
in runtime by series of rte_flow_validate() trials.
- 2, this engages extensive metadata mode, the MARK and META
related actions and items operate within all supported steering
domains, including FDB, MARK and META information may cross
the domain boundaries. The META item is 32 bits wide, the MARK
item width depends on kernel and firmware configurations and
might be 0, 16 or 24 bits. The actual supported width can be
retrieved in runtime by series of rte_flow_validate() trials.
If there is no E-Switch configuration the ``dv_xmeta_en`` parameter is
ignored and the device is configured to operate in legacy mode (0).
Signed-off-by: Yongseok Koh <yskoh@mellanox.com>
Signed-off-by: Viacheslav Ovsiienko <viacheslavo@mellanox.com>
Acked-by: Matan Azrad <matan@mellanox.com>
2019-11-07 17:09:54 +00:00
|
|
|
rte_errno = EINVAL;
|
|
|
|
return -rte_errno;
|
|
|
|
}
|
|
|
|
config->dv_xmeta_en = tmp;
|
2020-06-23 08:41:07 +00:00
|
|
|
} else if (strcmp(MLX5_LACP_BY_USER, key) == 0) {
|
|
|
|
config->lacp_by_user = !!tmp;
|
2019-04-01 21:17:54 +00:00
|
|
|
} else if (strcmp(MLX5_MR_EXT_MEMSEG_EN, key) == 0) {
|
|
|
|
config->mr_ext_memseg_en = !!tmp;
|
2019-05-30 10:20:32 +00:00
|
|
|
} else if (strcmp(MLX5_MAX_DUMP_FILES_NUM, key) == 0) {
|
|
|
|
config->max_dump_files_num = tmp;
|
2019-07-22 14:51:59 +00:00
|
|
|
} else if (strcmp(MLX5_LRO_TIMEOUT_USEC, key) == 0) {
|
|
|
|
config->lro.timeout = tmp;
|
2020-01-29 12:38:46 +00:00
|
|
|
} else if (strcmp(MLX5_CLASS_ARG_NAME, key) == 0) {
|
|
|
|
DRV_LOG(DEBUG, "class argument is %s.", val);
|
2020-03-24 12:59:01 +00:00
|
|
|
} else if (strcmp(MLX5_HP_BUF_SIZE, key) == 0) {
|
|
|
|
config->log_hp_size = tmp;
|
net/mlx5: add reclaim memory mode
Currently, when flow destroyed, some memory resources may still be kept
as cached to help next time create flow more efficiently.
Some system may need the resources to be more flexible with flow create
and destroy. After peak time, with millions of flows destroyed, the
system would prefer the resources to be reclaimed completely, no cache
is needed. Then the resources can be allocated and used by other
components. The system is not so sensitive about the flow insertion
rate, but more care about the resources.
Both DPDK mlx5 PMD driver and the low level component rdma-core have
provided the flow resources to be configured cached or not, but there is
no APIs or parameters exposed to user to configure the flow resources
cache mode. In this case, introduce a new PMD devarg to let user
configure the flow resources cache mode will be helpful.
This commit is to add a new "reclaim_mem_mode" to help user configure if
the destroyed flows' cache resources should be kept or not.
Their will be three mode can be chosen:
1. 0(none). It means the flow resources will be cached as usual. The
resources will be cached, helpful with flow insertion rate.
2. 1(light). It will only enable the DPDK PMD level resources reclaim.
3. 2(aggressive). Both DPDK PMD level and rdma-core low level will be
configured as reclaimed mode.
With these three mode, user can configure the resources cache mode with
different levels.
Signed-off-by: Suanming Mou <suanmingm@mellanox.com>
Acked-by: Viacheslav Ovsiienko <viacheslavo@mellanox.com>
2020-06-01 06:09:43 +00:00
|
|
|
} else if (strcmp(MLX5_RECLAIM_MEM, key) == 0) {
|
|
|
|
if (tmp != MLX5_RCM_NONE &&
|
|
|
|
tmp != MLX5_RCM_LIGHT &&
|
|
|
|
tmp != MLX5_RCM_AGGR) {
|
|
|
|
DRV_LOG(ERR, "Unrecognize %s: \"%s\"", key, val);
|
|
|
|
rte_errno = EINVAL;
|
|
|
|
return -rte_errno;
|
|
|
|
}
|
|
|
|
config->reclaim_mode = tmp;
|
net/mlx5: add option to allocate memory from system
Currently, for MLX5 PMD, once millions of flows created, the memory
consumption of the flows are also very huge. For the system with limited
memory, it means the system need to reserve most of the memory as huge
page memory to serve the flows in advance. And other normal applications
will have no chance to use this reserved memory any more. While most of
the time, the system will not have lots of flows, the reserved huge
page memory becomes a bit waste of memory at most of the time.
By the new sys_mem_en devarg, once set it to be true, it allows the PMD
allocate the memory from system by default with the new add mlx5 memory
management functions. Only once the MLX5_MEM_RTE flag is set, the memory
will be allocate from rte, otherwise, it allocates memory from system.
So in this case, the system with limited memory no need to reserve most
of the memory for hugepage. Only some needed memory for datapath objects
will be enough to allocated with explicitly flag. Other memory will be
allocated from system. For system with enough memory, no need to care
about the devarg, the memory will always be from rte hugepage.
One restriction is that for DPDK application with multiple PCI devices,
if the sys_mem_en devargs are different between the devices, the
sys_mem_en only gets the value from the first device devargs, and print
out a message to warn that.
Signed-off-by: Suanming Mou <suanmingm@mellanox.com>
Acked-by: Matan Azrad <matan@mellanox.com>
2020-06-28 03:41:57 +00:00
|
|
|
} else if (strcmp(MLX5_SYS_MEM_EN, key) == 0) {
|
|
|
|
config->sys_mem_en = !!tmp;
|
2020-07-15 13:10:21 +00:00
|
|
|
} else if (strcmp(MLX5_DECAP_EN, key) == 0) {
|
|
|
|
config->decap_en = !!tmp;
|
2016-06-24 13:17:54 +00:00
|
|
|
} else {
|
2018-03-13 09:23:56 +00:00
|
|
|
DRV_LOG(WARNING, "%s: unknown parameter", key);
|
2018-03-05 12:21:06 +00:00
|
|
|
rte_errno = EINVAL;
|
|
|
|
return -rte_errno;
|
2016-06-24 13:17:54 +00:00
|
|
|
}
|
|
|
|
return 0;
|
2016-06-24 13:17:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Parse device parameters.
|
|
|
|
*
|
2018-01-10 09:16:58 +00:00
|
|
|
* @param config
|
|
|
|
* Pointer to device configuration structure.
|
2016-06-24 13:17:50 +00:00
|
|
|
* @param devargs
|
|
|
|
* Device arguments structure.
|
|
|
|
*
|
|
|
|
* @return
|
2018-03-05 12:21:06 +00:00
|
|
|
* 0 on success, a negative errno value otherwise and rte_errno is set.
|
2016-06-24 13:17:50 +00:00
|
|
|
*/
|
2020-06-03 15:06:00 +00:00
|
|
|
int
|
2018-01-10 09:16:58 +00:00
|
|
|
mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs)
|
2016-06-24 13:17:50 +00:00
|
|
|
{
|
|
|
|
const char **params = (const char *[]){
|
2016-06-24 13:17:54 +00:00
|
|
|
MLX5_RXQ_CQE_COMP_EN,
|
2018-10-25 06:24:00 +00:00
|
|
|
MLX5_RXQ_CQE_PAD_EN,
|
2019-01-15 17:38:58 +00:00
|
|
|
MLX5_RXQ_PKT_PAD_EN,
|
2018-05-09 11:13:50 +00:00
|
|
|
MLX5_RX_MPRQ_EN,
|
|
|
|
MLX5_RX_MPRQ_LOG_STRIDE_NUM,
|
2020-04-09 22:23:51 +00:00
|
|
|
MLX5_RX_MPRQ_LOG_STRIDE_SIZE,
|
2018-05-09 11:13:50 +00:00
|
|
|
MLX5_RX_MPRQ_MAX_MEMCPY_LEN,
|
|
|
|
MLX5_RXQS_MIN_MPRQ,
|
2016-06-24 13:17:56 +00:00
|
|
|
MLX5_TXQ_INLINE,
|
2019-07-21 14:24:54 +00:00
|
|
|
MLX5_TXQ_INLINE_MIN,
|
|
|
|
MLX5_TXQ_INLINE_MAX,
|
|
|
|
MLX5_TXQ_INLINE_MPW,
|
2016-06-24 13:17:56 +00:00
|
|
|
MLX5_TXQS_MIN_INLINE,
|
2018-11-01 17:20:32 +00:00
|
|
|
MLX5_TXQS_MAX_VEC,
|
2016-06-24 13:17:57 +00:00
|
|
|
MLX5_TXQ_MPW_EN,
|
2017-03-15 23:55:44 +00:00
|
|
|
MLX5_TXQ_MPW_HDR_DSEG_EN,
|
|
|
|
MLX5_TXQ_MAX_INLINE_LEN,
|
2019-11-08 15:07:50 +00:00
|
|
|
MLX5_TX_DB_NC,
|
2020-07-16 08:23:05 +00:00
|
|
|
MLX5_TX_PP,
|
|
|
|
MLX5_TX_SKEW,
|
2017-08-02 15:32:56 +00:00
|
|
|
MLX5_TX_VEC_EN,
|
|
|
|
MLX5_RX_VEC_EN,
|
2018-04-23 12:33:02 +00:00
|
|
|
MLX5_L3_VXLAN_EN,
|
2018-04-05 15:07:21 +00:00
|
|
|
MLX5_VF_NL_EN,
|
2019-04-18 13:16:01 +00:00
|
|
|
MLX5_DV_ESW_EN,
|
2018-09-24 23:17:54 +00:00
|
|
|
MLX5_DV_FLOW_EN,
|
net/mlx5: add devarg for extensive metadata support
The PMD parameter dv_xmeta_en is added to control extensive
metadata support. A nonzero value enables extensive flow
metadata support if device is capable and driver supports it.
This can enable extensive support of MARK and META item of
rte_flow. The newly introduced SET_TAG and SET_META actions
do not depend on dv_xmeta_en parameter, because there is
no compatibility issue for new entities. The dv_xmeta_en is
disabled by default.
There are some possible configurations, depending on parameter
value:
- 0, this is default value, defines the legacy mode, the MARK
and META related actions and items operate only within NIC Tx
and NIC Rx steering domains, no MARK and META information
crosses the domain boundaries. The MARK item is 24 bits wide,
the META item is 32 bits wide.
- 1, this engages extensive metadata mode, the MARK and META
related actions and items operate within all supported steering
domains, including FDB, MARK and META information may cross
the domain boundaries. The ``MARK`` item is 24 bits wide, the
META item width depends on kernel and firmware configurations
and might be 0, 16 or 32 bits. Within NIC Tx domain META data
width is 32 bits for compatibility, the actual width of data
transferred to the FDB domain depends on kernel configuration
and may be vary. The actual supported width can be retrieved
in runtime by series of rte_flow_validate() trials.
- 2, this engages extensive metadata mode, the MARK and META
related actions and items operate within all supported steering
domains, including FDB, MARK and META information may cross
the domain boundaries. The META item is 32 bits wide, the MARK
item width depends on kernel and firmware configurations and
might be 0, 16 or 24 bits. The actual supported width can be
retrieved in runtime by series of rte_flow_validate() trials.
If there is no E-Switch configuration the ``dv_xmeta_en`` parameter is
ignored and the device is configured to operate in legacy mode (0).
Signed-off-by: Yongseok Koh <yskoh@mellanox.com>
Signed-off-by: Viacheslav Ovsiienko <viacheslavo@mellanox.com>
Acked-by: Matan Azrad <matan@mellanox.com>
2019-11-07 17:09:54 +00:00
|
|
|
MLX5_DV_XMETA_EN,
|
2020-06-23 08:41:07 +00:00
|
|
|
MLX5_LACP_BY_USER,
|
2019-04-01 21:17:54 +00:00
|
|
|
MLX5_MR_EXT_MEMSEG_EN,
|
2018-07-10 16:04:58 +00:00
|
|
|
MLX5_REPRESENTOR,
|
2019-05-30 10:20:32 +00:00
|
|
|
MLX5_MAX_DUMP_FILES_NUM,
|
2019-07-22 14:51:59 +00:00
|
|
|
MLX5_LRO_TIMEOUT_USEC,
|
2020-01-29 12:38:46 +00:00
|
|
|
MLX5_CLASS_ARG_NAME,
|
2020-03-24 12:59:01 +00:00
|
|
|
MLX5_HP_BUF_SIZE,
|
net/mlx5: add reclaim memory mode
Currently, when flow destroyed, some memory resources may still be kept
as cached to help next time create flow more efficiently.
Some system may need the resources to be more flexible with flow create
and destroy. After peak time, with millions of flows destroyed, the
system would prefer the resources to be reclaimed completely, no cache
is needed. Then the resources can be allocated and used by other
components. The system is not so sensitive about the flow insertion
rate, but more care about the resources.
Both DPDK mlx5 PMD driver and the low level component rdma-core have
provided the flow resources to be configured cached or not, but there is
no APIs or parameters exposed to user to configure the flow resources
cache mode. In this case, introduce a new PMD devarg to let user
configure the flow resources cache mode will be helpful.
This commit is to add a new "reclaim_mem_mode" to help user configure if
the destroyed flows' cache resources should be kept or not.
Their will be three mode can be chosen:
1. 0(none). It means the flow resources will be cached as usual. The
resources will be cached, helpful with flow insertion rate.
2. 1(light). It will only enable the DPDK PMD level resources reclaim.
3. 2(aggressive). Both DPDK PMD level and rdma-core low level will be
configured as reclaimed mode.
With these three mode, user can configure the resources cache mode with
different levels.
Signed-off-by: Suanming Mou <suanmingm@mellanox.com>
Acked-by: Viacheslav Ovsiienko <viacheslavo@mellanox.com>
2020-06-01 06:09:43 +00:00
|
|
|
MLX5_RECLAIM_MEM,
|
net/mlx5: add option to allocate memory from system
Currently, for MLX5 PMD, once millions of flows created, the memory
consumption of the flows are also very huge. For the system with limited
memory, it means the system need to reserve most of the memory as huge
page memory to serve the flows in advance. And other normal applications
will have no chance to use this reserved memory any more. While most of
the time, the system will not have lots of flows, the reserved huge
page memory becomes a bit waste of memory at most of the time.
By the new sys_mem_en devarg, once set it to be true, it allows the PMD
allocate the memory from system by default with the new add mlx5 memory
management functions. Only once the MLX5_MEM_RTE flag is set, the memory
will be allocate from rte, otherwise, it allocates memory from system.
So in this case, the system with limited memory no need to reserve most
of the memory for hugepage. Only some needed memory for datapath objects
will be enough to allocated with explicitly flag. Other memory will be
allocated from system. For system with enough memory, no need to care
about the devarg, the memory will always be from rte hugepage.
One restriction is that for DPDK application with multiple PCI devices,
if the sys_mem_en devargs are different between the devices, the
sys_mem_en only gets the value from the first device devargs, and print
out a message to warn that.
Signed-off-by: Suanming Mou <suanmingm@mellanox.com>
Acked-by: Matan Azrad <matan@mellanox.com>
2020-06-28 03:41:57 +00:00
|
|
|
MLX5_SYS_MEM_EN,
|
2020-07-15 13:10:21 +00:00
|
|
|
MLX5_DECAP_EN,
|
2016-06-24 13:17:50 +00:00
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
struct rte_kvargs *kvlist;
|
|
|
|
int ret = 0;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
if (devargs == NULL)
|
|
|
|
return 0;
|
|
|
|
/* Following UGLY cast is done to pass checkpatch. */
|
|
|
|
kvlist = rte_kvargs_parse(devargs->args, params);
|
2019-05-30 10:20:33 +00:00
|
|
|
if (kvlist == NULL) {
|
|
|
|
rte_errno = EINVAL;
|
|
|
|
return -rte_errno;
|
|
|
|
}
|
2016-06-24 13:17:50 +00:00
|
|
|
/* Process parameters. */
|
|
|
|
for (i = 0; (params[i] != NULL); ++i) {
|
|
|
|
if (rte_kvargs_count(kvlist, params[i])) {
|
|
|
|
ret = rte_kvargs_process(kvlist, params[i],
|
2018-01-10 09:16:58 +00:00
|
|
|
mlx5_args_check, config);
|
2018-03-05 12:21:06 +00:00
|
|
|
if (ret) {
|
|
|
|
rte_errno = EINVAL;
|
2017-01-22 08:24:47 +00:00
|
|
|
rte_kvargs_free(kvlist);
|
2018-03-05 12:21:06 +00:00
|
|
|
return -rte_errno;
|
2017-01-22 08:24:47 +00:00
|
|
|
}
|
2016-06-24 13:17:50 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
rte_kvargs_free(kvlist);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-07-21 14:24:57 +00:00
|
|
|
/**
|
|
|
|
* Configures the minimal amount of data to inline into WQE
|
|
|
|
* while sending packets.
|
|
|
|
*
|
|
|
|
* - the txq_inline_min has the maximal priority, if this
|
|
|
|
* key is specified in devargs
|
|
|
|
* - if DevX is enabled the inline mode is queried from the
|
|
|
|
* device (HCA attributes and NIC vport context if needed).
|
2020-02-24 19:52:14 +00:00
|
|
|
* - otherwise L2 mode (18 bytes) is assumed for ConnectX-4/4 Lx
|
2019-07-21 14:24:57 +00:00
|
|
|
* and none (0 bytes) for other NICs
|
|
|
|
*
|
|
|
|
* @param spawn
|
|
|
|
* Verbs device parameters (name, port, switch_info) to spawn.
|
|
|
|
* @param config
|
|
|
|
* Device configuration parameters.
|
|
|
|
*/
|
2020-06-03 15:06:00 +00:00
|
|
|
void
|
2019-07-21 14:24:57 +00:00
|
|
|
mlx5_set_min_inline(struct mlx5_dev_spawn_data *spawn,
|
|
|
|
struct mlx5_dev_config *config)
|
|
|
|
{
|
|
|
|
if (config->txq_inline_min != MLX5_ARG_UNSET) {
|
|
|
|
/* Application defines size of inlined data explicitly. */
|
|
|
|
switch (spawn->pci_dev->id.device_id) {
|
|
|
|
case PCI_DEVICE_ID_MELLANOX_CONNECTX4:
|
|
|
|
case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
|
|
|
|
if (config->txq_inline_min <
|
|
|
|
(int)MLX5_INLINE_HSIZE_L2) {
|
|
|
|
DRV_LOG(DEBUG,
|
|
|
|
"txq_inline_mix aligned to minimal"
|
|
|
|
" ConnectX-4 required value %d",
|
|
|
|
(int)MLX5_INLINE_HSIZE_L2);
|
|
|
|
config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
goto exit;
|
|
|
|
}
|
|
|
|
if (config->hca_attr.eth_net_offloads) {
|
|
|
|
/* We have DevX enabled, inline mode queried successfully. */
|
|
|
|
switch (config->hca_attr.wqe_inline_mode) {
|
|
|
|
case MLX5_CAP_INLINE_MODE_L2:
|
|
|
|
/* outer L2 header must be inlined. */
|
|
|
|
config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
|
|
|
|
goto exit;
|
|
|
|
case MLX5_CAP_INLINE_MODE_NOT_REQUIRED:
|
|
|
|
/* No inline data are required by NIC. */
|
|
|
|
config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
|
|
|
|
config->hw_vlan_insert =
|
|
|
|
config->hca_attr.wqe_vlan_insert;
|
|
|
|
DRV_LOG(DEBUG, "Tx VLAN insertion is supported");
|
|
|
|
goto exit;
|
|
|
|
case MLX5_CAP_INLINE_MODE_VPORT_CONTEXT:
|
|
|
|
/* inline mode is defined by NIC vport context. */
|
|
|
|
if (!config->hca_attr.eth_virt)
|
|
|
|
break;
|
|
|
|
switch (config->hca_attr.vport_inline_mode) {
|
|
|
|
case MLX5_INLINE_MODE_NONE:
|
|
|
|
config->txq_inline_min =
|
|
|
|
MLX5_INLINE_HSIZE_NONE;
|
|
|
|
goto exit;
|
|
|
|
case MLX5_INLINE_MODE_L2:
|
|
|
|
config->txq_inline_min =
|
|
|
|
MLX5_INLINE_HSIZE_L2;
|
|
|
|
goto exit;
|
|
|
|
case MLX5_INLINE_MODE_IP:
|
|
|
|
config->txq_inline_min =
|
|
|
|
MLX5_INLINE_HSIZE_L3;
|
|
|
|
goto exit;
|
|
|
|
case MLX5_INLINE_MODE_TCP_UDP:
|
|
|
|
config->txq_inline_min =
|
|
|
|
MLX5_INLINE_HSIZE_L4;
|
|
|
|
goto exit;
|
|
|
|
case MLX5_INLINE_MODE_INNER_L2:
|
|
|
|
config->txq_inline_min =
|
|
|
|
MLX5_INLINE_HSIZE_INNER_L2;
|
|
|
|
goto exit;
|
|
|
|
case MLX5_INLINE_MODE_INNER_IP:
|
|
|
|
config->txq_inline_min =
|
|
|
|
MLX5_INLINE_HSIZE_INNER_L3;
|
|
|
|
goto exit;
|
|
|
|
case MLX5_INLINE_MODE_INNER_TCP_UDP:
|
|
|
|
config->txq_inline_min =
|
|
|
|
MLX5_INLINE_HSIZE_INNER_L4;
|
|
|
|
goto exit;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
/*
|
|
|
|
* We get here if we are unable to deduce
|
|
|
|
* inline data size with DevX. Try PCI ID
|
|
|
|
* to determine old NICs.
|
|
|
|
*/
|
|
|
|
switch (spawn->pci_dev->id.device_id) {
|
|
|
|
case PCI_DEVICE_ID_MELLANOX_CONNECTX4:
|
|
|
|
case PCI_DEVICE_ID_MELLANOX_CONNECTX4VF:
|
|
|
|
case PCI_DEVICE_ID_MELLANOX_CONNECTX4LX:
|
|
|
|
case PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF:
|
2019-08-05 13:03:49 +00:00
|
|
|
config->txq_inline_min = MLX5_INLINE_HSIZE_L2;
|
2019-07-21 14:24:57 +00:00
|
|
|
config->hw_vlan_insert = 0;
|
|
|
|
break;
|
|
|
|
case PCI_DEVICE_ID_MELLANOX_CONNECTX5:
|
|
|
|
case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
|
|
|
|
case PCI_DEVICE_ID_MELLANOX_CONNECTX5EX:
|
|
|
|
case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
|
|
|
|
/*
|
|
|
|
* These NICs support VLAN insertion from WQE and
|
|
|
|
* report the wqe_vlan_insert flag. But there is the bug
|
|
|
|
* and PFC control may be broken, so disable feature.
|
|
|
|
*/
|
|
|
|
config->hw_vlan_insert = 0;
|
2019-07-31 22:41:11 +00:00
|
|
|
config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
|
2019-07-21 14:24:57 +00:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
config->txq_inline_min = MLX5_INLINE_HSIZE_NONE;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
exit:
|
|
|
|
DRV_LOG(DEBUG, "min tx inline configured: %d", config->txq_inline_min);
|
|
|
|
}
|
|
|
|
|
2019-11-07 17:09:55 +00:00
|
|
|
/**
|
|
|
|
* Configures the metadata mask fields in the shared context.
|
|
|
|
*
|
|
|
|
* @param [in] dev
|
|
|
|
* Pointer to Ethernet device.
|
|
|
|
*/
|
2020-06-03 15:06:00 +00:00
|
|
|
void
|
2019-11-07 17:09:55 +00:00
|
|
|
mlx5_set_metadata_mask(struct rte_eth_dev *dev)
|
|
|
|
{
|
|
|
|
struct mlx5_priv *priv = dev->data->dev_private;
|
2020-06-03 15:05:55 +00:00
|
|
|
struct mlx5_dev_ctx_shared *sh = priv->sh;
|
2019-11-07 17:09:55 +00:00
|
|
|
uint32_t meta, mark, reg_c0;
|
|
|
|
|
|
|
|
reg_c0 = ~priv->vport_meta_mask;
|
|
|
|
switch (priv->config.dv_xmeta_en) {
|
|
|
|
case MLX5_XMETA_MODE_LEGACY:
|
|
|
|
meta = UINT32_MAX;
|
|
|
|
mark = MLX5_FLOW_MARK_MASK;
|
|
|
|
break;
|
|
|
|
case MLX5_XMETA_MODE_META16:
|
|
|
|
meta = reg_c0 >> rte_bsf32(reg_c0);
|
|
|
|
mark = MLX5_FLOW_MARK_MASK;
|
|
|
|
break;
|
|
|
|
case MLX5_XMETA_MODE_META32:
|
|
|
|
meta = UINT32_MAX;
|
|
|
|
mark = (reg_c0 >> rte_bsf32(reg_c0)) & MLX5_FLOW_MARK_MASK;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
meta = 0;
|
|
|
|
mark = 0;
|
2020-01-30 16:14:40 +00:00
|
|
|
MLX5_ASSERT(false);
|
2019-11-07 17:09:55 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (sh->dv_mark_mask && sh->dv_mark_mask != mark)
|
|
|
|
DRV_LOG(WARNING, "metadata MARK mask mismatche %08X:%08X",
|
|
|
|
sh->dv_mark_mask, mark);
|
|
|
|
else
|
|
|
|
sh->dv_mark_mask = mark;
|
|
|
|
if (sh->dv_meta_mask && sh->dv_meta_mask != meta)
|
|
|
|
DRV_LOG(WARNING, "metadata META mask mismatche %08X:%08X",
|
|
|
|
sh->dv_meta_mask, meta);
|
|
|
|
else
|
|
|
|
sh->dv_meta_mask = meta;
|
|
|
|
if (sh->dv_regc0_mask && sh->dv_regc0_mask != reg_c0)
|
|
|
|
DRV_LOG(WARNING, "metadata reg_c0 mask mismatche %08X:%08X",
|
|
|
|
sh->dv_meta_mask, reg_c0);
|
|
|
|
else
|
|
|
|
sh->dv_regc0_mask = reg_c0;
|
|
|
|
DRV_LOG(DEBUG, "metadata mode %u", priv->config.dv_xmeta_en);
|
|
|
|
DRV_LOG(DEBUG, "metadata MARK mask %08X", sh->dv_mark_mask);
|
|
|
|
DRV_LOG(DEBUG, "metadata META mask %08X", sh->dv_meta_mask);
|
|
|
|
DRV_LOG(DEBUG, "metadata reg_c0 mask %08X", sh->dv_regc0_mask);
|
|
|
|
}
|
|
|
|
|
2020-01-29 12:21:06 +00:00
|
|
|
int
|
|
|
|
rte_pmd_mlx5_get_dyn_flag_names(char *names[], unsigned int n)
|
|
|
|
{
|
|
|
|
static const char *const dynf_names[] = {
|
|
|
|
RTE_PMD_MLX5_FINE_GRANULARITY_INLINE,
|
2020-07-16 08:23:05 +00:00
|
|
|
RTE_MBUF_DYNFLAG_METADATA_NAME,
|
|
|
|
RTE_MBUF_DYNFLAG_TX_TIMESTAMP_NAME
|
2020-01-29 12:21:06 +00:00
|
|
|
};
|
|
|
|
unsigned int i;
|
|
|
|
|
|
|
|
if (n < RTE_DIM(dynf_names))
|
|
|
|
return -ENOMEM;
|
|
|
|
for (i = 0; i < RTE_DIM(dynf_names); i++) {
|
|
|
|
if (names[i] == NULL)
|
|
|
|
return -EINVAL;
|
|
|
|
strcpy(names[i], dynf_names[i]);
|
|
|
|
}
|
|
|
|
return RTE_DIM(dynf_names);
|
|
|
|
}
|
|
|
|
|
2019-09-25 07:53:35 +00:00
|
|
|
/**
|
2020-06-03 15:06:00 +00:00
|
|
|
* Comparison callback to sort device data.
|
2019-09-25 07:53:35 +00:00
|
|
|
*
|
2020-06-03 15:06:00 +00:00
|
|
|
* This is meant to be used with qsort().
|
2019-09-25 07:53:35 +00:00
|
|
|
*
|
2020-06-03 15:06:00 +00:00
|
|
|
* @param a[in]
|
|
|
|
* Pointer to pointer to first data object.
|
|
|
|
* @param b[in]
|
|
|
|
* Pointer to pointer to second data object.
|
2019-09-25 07:53:35 +00:00
|
|
|
*
|
|
|
|
* @return
|
2020-06-03 15:06:00 +00:00
|
|
|
* 0 if both objects are equal, less than 0 if the first argument is less
|
|
|
|
* than the second, greater than 0 otherwise.
|
2019-09-25 07:53:35 +00:00
|
|
|
*/
|
2020-06-03 15:06:00 +00:00
|
|
|
int
|
2019-09-25 07:53:35 +00:00
|
|
|
mlx5_dev_check_sibling_config(struct mlx5_priv *priv,
|
|
|
|
struct mlx5_dev_config *config)
|
|
|
|
{
|
2020-06-03 15:05:55 +00:00
|
|
|
struct mlx5_dev_ctx_shared *sh = priv->sh;
|
2019-09-25 07:53:35 +00:00
|
|
|
struct mlx5_dev_config *sh_conf = NULL;
|
|
|
|
uint16_t port_id;
|
|
|
|
|
2020-01-30 16:14:40 +00:00
|
|
|
MLX5_ASSERT(sh);
|
2019-09-25 07:53:35 +00:00
|
|
|
/* Nothing to compare for the single/first device. */
|
|
|
|
if (sh->refcnt == 1)
|
|
|
|
return 0;
|
|
|
|
/* Find the device with shared context. */
|
2019-10-07 13:56:19 +00:00
|
|
|
MLX5_ETH_FOREACH_DEV(port_id, priv->pci_dev) {
|
2019-09-25 07:53:35 +00:00
|
|
|
struct mlx5_priv *opriv =
|
|
|
|
rte_eth_devices[port_id].data->dev_private;
|
|
|
|
|
|
|
|
if (opriv && opriv != priv && opriv->sh == sh) {
|
|
|
|
sh_conf = &opriv->config;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
if (!sh_conf)
|
|
|
|
return 0;
|
|
|
|
if (sh_conf->dv_flow_en ^ config->dv_flow_en) {
|
|
|
|
DRV_LOG(ERR, "\"dv_flow_en\" configuration mismatch"
|
|
|
|
" for shared %s context", sh->ibdev_name);
|
|
|
|
rte_errno = EINVAL;
|
|
|
|
return rte_errno;
|
|
|
|
}
|
net/mlx5: add devarg for extensive metadata support
The PMD parameter dv_xmeta_en is added to control extensive
metadata support. A nonzero value enables extensive flow
metadata support if device is capable and driver supports it.
This can enable extensive support of MARK and META item of
rte_flow. The newly introduced SET_TAG and SET_META actions
do not depend on dv_xmeta_en parameter, because there is
no compatibility issue for new entities. The dv_xmeta_en is
disabled by default.
There are some possible configurations, depending on parameter
value:
- 0, this is default value, defines the legacy mode, the MARK
and META related actions and items operate only within NIC Tx
and NIC Rx steering domains, no MARK and META information
crosses the domain boundaries. The MARK item is 24 bits wide,
the META item is 32 bits wide.
- 1, this engages extensive metadata mode, the MARK and META
related actions and items operate within all supported steering
domains, including FDB, MARK and META information may cross
the domain boundaries. The ``MARK`` item is 24 bits wide, the
META item width depends on kernel and firmware configurations
and might be 0, 16 or 32 bits. Within NIC Tx domain META data
width is 32 bits for compatibility, the actual width of data
transferred to the FDB domain depends on kernel configuration
and may be vary. The actual supported width can be retrieved
in runtime by series of rte_flow_validate() trials.
- 2, this engages extensive metadata mode, the MARK and META
related actions and items operate within all supported steering
domains, including FDB, MARK and META information may cross
the domain boundaries. The META item is 32 bits wide, the MARK
item width depends on kernel and firmware configurations and
might be 0, 16 or 24 bits. The actual supported width can be
retrieved in runtime by series of rte_flow_validate() trials.
If there is no E-Switch configuration the ``dv_xmeta_en`` parameter is
ignored and the device is configured to operate in legacy mode (0).
Signed-off-by: Yongseok Koh <yskoh@mellanox.com>
Signed-off-by: Viacheslav Ovsiienko <viacheslavo@mellanox.com>
Acked-by: Matan Azrad <matan@mellanox.com>
2019-11-07 17:09:54 +00:00
|
|
|
if (sh_conf->dv_xmeta_en ^ config->dv_xmeta_en) {
|
|
|
|
DRV_LOG(ERR, "\"dv_xmeta_en\" configuration mismatch"
|
|
|
|
" for shared %s context", sh->ibdev_name);
|
|
|
|
rte_errno = EINVAL;
|
|
|
|
return rte_errno;
|
|
|
|
}
|
2019-09-25 07:53:35 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2015-10-30 18:52:30 +00:00
|
|
|
|
2019-10-07 13:56:19 +00:00
|
|
|
/**
|
|
|
|
* Look for the ethernet device belonging to mlx5 driver.
|
|
|
|
*
|
|
|
|
* @param[in] port_id
|
|
|
|
* port_id to start looking for device.
|
|
|
|
* @param[in] pci_dev
|
|
|
|
* Pointer to the hint PCI device. When device is being probed
|
|
|
|
* the its siblings (master and preceding representors might
|
2020-06-03 15:06:00 +00:00
|
|
|
* not have assigned driver yet (because the mlx5_os_pci_probe()
|
2019-10-07 13:56:19 +00:00
|
|
|
* is not completed yet, for this case match on hint PCI
|
|
|
|
* device may be used to detect sibling device.
|
|
|
|
*
|
|
|
|
* @return
|
|
|
|
* port_id of found device, RTE_MAX_ETHPORT if not found.
|
|
|
|
*/
|
2019-09-25 07:53:33 +00:00
|
|
|
uint16_t
|
2019-10-07 13:56:19 +00:00
|
|
|
mlx5_eth_find_next(uint16_t port_id, struct rte_pci_device *pci_dev)
|
2019-09-25 07:53:33 +00:00
|
|
|
{
|
|
|
|
while (port_id < RTE_MAX_ETHPORTS) {
|
|
|
|
struct rte_eth_dev *dev = &rte_eth_devices[port_id];
|
|
|
|
|
|
|
|
if (dev->state != RTE_ETH_DEV_UNUSED &&
|
|
|
|
dev->device &&
|
2019-10-07 13:56:19 +00:00
|
|
|
(dev->device == &pci_dev->device ||
|
|
|
|
(dev->device->driver &&
|
|
|
|
dev->device->driver->name &&
|
|
|
|
!strcmp(dev->device->driver->name, MLX5_DRIVER_NAME))))
|
2019-09-25 07:53:33 +00:00
|
|
|
break;
|
|
|
|
port_id++;
|
|
|
|
}
|
|
|
|
if (port_id >= RTE_MAX_ETHPORTS)
|
|
|
|
return RTE_MAX_ETHPORTS;
|
|
|
|
return port_id;
|
|
|
|
}
|
|
|
|
|
2018-10-23 18:26:05 +00:00
|
|
|
/**
|
|
|
|
* DPDK callback to remove a PCI device.
|
|
|
|
*
|
|
|
|
* This function removes all Ethernet devices belong to a given PCI device.
|
|
|
|
*
|
|
|
|
* @param[in] pci_dev
|
|
|
|
* Pointer to the PCI device.
|
|
|
|
*
|
|
|
|
* @return
|
|
|
|
* 0 on success, the function cannot fail.
|
|
|
|
*/
|
|
|
|
static int
|
|
|
|
mlx5_pci_remove(struct rte_pci_device *pci_dev)
|
|
|
|
{
|
|
|
|
uint16_t port_id;
|
|
|
|
|
2020-05-28 06:59:49 +00:00
|
|
|
RTE_ETH_FOREACH_DEV_OF(port_id, &pci_dev->device) {
|
|
|
|
/*
|
|
|
|
* mlx5_dev_close() is not registered to secondary process,
|
|
|
|
* call the close function explicitly for secondary process.
|
|
|
|
*/
|
|
|
|
if (rte_eal_process_type() == RTE_PROC_SECONDARY)
|
|
|
|
mlx5_dev_close(&rte_eth_devices[port_id]);
|
|
|
|
else
|
|
|
|
rte_eth_dev_close(port_id);
|
|
|
|
}
|
2018-10-23 18:26:05 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-10-30 18:52:30 +00:00
|
|
|
static const struct rte_pci_id mlx5_pci_id_map[] = {
|
|
|
|
{
|
2016-06-24 13:17:40 +00:00
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX4)
|
2015-10-30 18:52:30 +00:00
|
|
|
},
|
|
|
|
{
|
2016-06-24 13:17:40 +00:00
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX4VF)
|
2015-10-30 18:52:30 +00:00
|
|
|
},
|
|
|
|
{
|
2016-06-24 13:17:40 +00:00
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX4LX)
|
2015-10-30 18:52:30 +00:00
|
|
|
},
|
|
|
|
{
|
2016-06-24 13:17:40 +00:00
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF)
|
2015-10-30 18:52:30 +00:00
|
|
|
},
|
2017-01-06 00:49:31 +00:00
|
|
|
{
|
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX5)
|
|
|
|
},
|
|
|
|
{
|
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX5VF)
|
|
|
|
},
|
|
|
|
{
|
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX5EX)
|
|
|
|
},
|
|
|
|
{
|
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)
|
|
|
|
},
|
2018-05-15 06:12:50 +00:00
|
|
|
{
|
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX5BF)
|
|
|
|
},
|
2018-09-02 13:55:59 +00:00
|
|
|
{
|
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF)
|
|
|
|
},
|
2018-12-31 12:43:48 +00:00
|
|
|
{
|
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX6)
|
|
|
|
},
|
|
|
|
{
|
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX6VF)
|
|
|
|
},
|
2019-11-07 09:36:09 +00:00
|
|
|
{
|
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX6DX)
|
|
|
|
},
|
|
|
|
{
|
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX6DXVF)
|
|
|
|
},
|
2020-02-13 16:11:42 +00:00
|
|
|
{
|
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX6DXBF)
|
|
|
|
},
|
2020-07-08 09:14:04 +00:00
|
|
|
{
|
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX6LX)
|
|
|
|
},
|
2015-10-30 18:52:30 +00:00
|
|
|
{
|
|
|
|
.vendor_id = 0
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2020-07-27 17:47:14 +00:00
|
|
|
static struct mlx5_pci_driver mlx5_driver = {
|
|
|
|
.driver_class = MLX5_CLASS_NET,
|
|
|
|
.pci_driver = {
|
|
|
|
.driver = {
|
|
|
|
.name = MLX5_DRIVER_NAME,
|
|
|
|
},
|
|
|
|
.id_table = mlx5_pci_id_map,
|
|
|
|
.probe = mlx5_os_pci_probe,
|
|
|
|
.remove = mlx5_pci_remove,
|
|
|
|
.dma_map = mlx5_dma_map,
|
|
|
|
.dma_unmap = mlx5_dma_unmap,
|
|
|
|
.drv_flags = PCI_DRV_FLAGS,
|
2015-10-30 18:52:30 +00:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2020-07-01 12:33:35 +00:00
|
|
|
/* Initialize driver log type. */
|
|
|
|
RTE_LOG_REGISTER(mlx5_logtype, pmd.net.mlx5, NOTICE)
|
|
|
|
|
2015-10-30 18:52:30 +00:00
|
|
|
/**
|
|
|
|
* Driver initialization routine.
|
|
|
|
*/
|
2018-06-18 12:32:21 +00:00
|
|
|
RTE_INIT(rte_mlx5_pmd_init)
|
2015-10-30 18:52:30 +00:00
|
|
|
{
|
2020-07-27 17:47:11 +00:00
|
|
|
mlx5_common_init();
|
2018-04-08 12:41:20 +00:00
|
|
|
/* Build the static tables for Verbs conversion. */
|
2017-07-26 19:29:33 +00:00
|
|
|
mlx5_set_ptype_table();
|
2018-04-08 12:41:20 +00:00
|
|
|
mlx5_set_cksum_table();
|
|
|
|
mlx5_set_swp_types_table();
|
2020-01-29 12:38:27 +00:00
|
|
|
if (mlx5_glue)
|
2020-07-27 17:47:14 +00:00
|
|
|
mlx5_pci_driver_register(&mlx5_driver);
|
2015-10-30 18:52:30 +00:00
|
|
|
}
|
|
|
|
|
2016-10-10 05:43:15 +00:00
|
|
|
RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__);
|
|
|
|
RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map);
|
2016-12-15 13:46:39 +00:00
|
|
|
RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib");
|