2017-12-19 10:14:40 +00:00
|
|
|
/* SPDX-License-Identifier: BSD-3-Clause
|
2017-04-11 13:49:29 +00:00
|
|
|
*
|
|
|
|
* Copyright (c) 2016 Freescale Semiconductor, Inc. All rights reserved.
|
2018-10-12 10:04:18 +00:00
|
|
|
* Copyright 2016-2018 NXP
|
2017-04-11 13:49:29 +00:00
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <time.h>
|
|
|
|
#include <net/if.h>
|
|
|
|
|
|
|
|
#include <rte_mbuf.h>
|
2018-01-22 00:16:22 +00:00
|
|
|
#include <rte_ethdev_driver.h>
|
2017-04-11 13:49:29 +00:00
|
|
|
#include <rte_malloc.h>
|
|
|
|
#include <rte_memcpy.h>
|
|
|
|
#include <rte_string_fns.h>
|
|
|
|
#include <rte_dev.h>
|
|
|
|
|
2018-01-17 11:39:14 +00:00
|
|
|
#include <rte_fslmc.h>
|
2017-04-11 13:49:29 +00:00
|
|
|
#include <fslmc_vfio.h>
|
|
|
|
#include <dpaa2_hw_pvt.h>
|
|
|
|
#include <dpaa2_hw_dpio.h>
|
|
|
|
#include <dpaa2_hw_mempool.h>
|
|
|
|
|
2018-04-02 14:05:57 +00:00
|
|
|
#include "dpaa2_pmd_logs.h"
|
2017-04-11 13:49:29 +00:00
|
|
|
#include "dpaa2_ethdev.h"
|
2017-04-11 13:49:30 +00:00
|
|
|
#include "base/dpaa2_hw_dpni_annot.h"
|
|
|
|
|
2018-10-12 10:04:25 +00:00
|
|
|
static inline uint32_t __attribute__((hot))
|
|
|
|
dpaa2_dev_rx_parse_slow(struct rte_mbuf *mbuf,
|
|
|
|
struct dpaa2_annot_hdr *annotation);
|
|
|
|
|
2017-12-08 05:21:26 +00:00
|
|
|
#define DPAA2_MBUF_TO_CONTIG_FD(_mbuf, _fd, _bpid) do { \
|
|
|
|
DPAA2_SET_FD_ADDR(_fd, DPAA2_MBUF_VADDR_TO_IOVA(_mbuf)); \
|
|
|
|
DPAA2_SET_FD_LEN(_fd, _mbuf->data_len); \
|
|
|
|
DPAA2_SET_ONLY_FD_BPID(_fd, _bpid); \
|
|
|
|
DPAA2_SET_FD_OFFSET(_fd, _mbuf->data_off); \
|
2018-10-12 10:04:23 +00:00
|
|
|
DPAA2_SET_FD_FRC(_fd, 0); \
|
|
|
|
DPAA2_RESET_FD_CTRL(_fd); \
|
|
|
|
DPAA2_RESET_FD_FLC(_fd); \
|
2017-12-08 05:21:26 +00:00
|
|
|
} while (0)
|
|
|
|
|
2017-12-08 05:21:24 +00:00
|
|
|
static inline void __attribute__((hot))
|
2018-10-12 10:04:22 +00:00
|
|
|
dpaa2_dev_rx_parse_new(struct rte_mbuf *m, const struct qbman_fd *fd)
|
2017-12-08 05:21:24 +00:00
|
|
|
{
|
2018-10-12 10:04:22 +00:00
|
|
|
uint16_t frc = DPAA2_GET_FD_FRC_PARSE_SUM(fd);
|
|
|
|
|
2017-12-08 05:21:24 +00:00
|
|
|
m->packet_type = RTE_PTYPE_UNKNOWN;
|
|
|
|
switch (frc) {
|
|
|
|
case DPAA2_PKT_TYPE_ETHER:
|
|
|
|
m->packet_type = RTE_PTYPE_L2_ETHER;
|
|
|
|
break;
|
|
|
|
case DPAA2_PKT_TYPE_IPV4:
|
|
|
|
m->packet_type = RTE_PTYPE_L2_ETHER |
|
|
|
|
RTE_PTYPE_L3_IPV4;
|
|
|
|
break;
|
|
|
|
case DPAA2_PKT_TYPE_IPV6:
|
|
|
|
m->packet_type = RTE_PTYPE_L2_ETHER |
|
|
|
|
RTE_PTYPE_L3_IPV6;
|
|
|
|
break;
|
|
|
|
case DPAA2_PKT_TYPE_IPV4_EXT:
|
|
|
|
m->packet_type = RTE_PTYPE_L2_ETHER |
|
|
|
|
RTE_PTYPE_L3_IPV4_EXT;
|
|
|
|
break;
|
|
|
|
case DPAA2_PKT_TYPE_IPV6_EXT:
|
|
|
|
m->packet_type = RTE_PTYPE_L2_ETHER |
|
|
|
|
RTE_PTYPE_L3_IPV6_EXT;
|
|
|
|
break;
|
|
|
|
case DPAA2_PKT_TYPE_IPV4_TCP:
|
|
|
|
m->packet_type = RTE_PTYPE_L2_ETHER |
|
|
|
|
RTE_PTYPE_L3_IPV4 | RTE_PTYPE_L4_TCP;
|
|
|
|
break;
|
|
|
|
case DPAA2_PKT_TYPE_IPV6_TCP:
|
|
|
|
m->packet_type = RTE_PTYPE_L2_ETHER |
|
|
|
|
RTE_PTYPE_L3_IPV6 | RTE_PTYPE_L4_TCP;
|
|
|
|
break;
|
|
|
|
case DPAA2_PKT_TYPE_IPV4_UDP:
|
|
|
|
m->packet_type = RTE_PTYPE_L2_ETHER |
|
|
|
|
RTE_PTYPE_L3_IPV4 | RTE_PTYPE_L4_UDP;
|
|
|
|
break;
|
|
|
|
case DPAA2_PKT_TYPE_IPV6_UDP:
|
|
|
|
m->packet_type = RTE_PTYPE_L2_ETHER |
|
|
|
|
RTE_PTYPE_L3_IPV6 | RTE_PTYPE_L4_UDP;
|
|
|
|
break;
|
|
|
|
case DPAA2_PKT_TYPE_IPV4_SCTP:
|
|
|
|
m->packet_type = RTE_PTYPE_L2_ETHER |
|
|
|
|
RTE_PTYPE_L3_IPV4 | RTE_PTYPE_L4_SCTP;
|
|
|
|
break;
|
|
|
|
case DPAA2_PKT_TYPE_IPV6_SCTP:
|
|
|
|
m->packet_type = RTE_PTYPE_L2_ETHER |
|
|
|
|
RTE_PTYPE_L3_IPV6 | RTE_PTYPE_L4_SCTP;
|
|
|
|
break;
|
|
|
|
case DPAA2_PKT_TYPE_IPV4_ICMP:
|
|
|
|
m->packet_type = RTE_PTYPE_L2_ETHER |
|
|
|
|
RTE_PTYPE_L3_IPV4 | RTE_PTYPE_L4_ICMP;
|
|
|
|
break;
|
|
|
|
case DPAA2_PKT_TYPE_IPV6_ICMP:
|
|
|
|
m->packet_type = RTE_PTYPE_L2_ETHER |
|
|
|
|
RTE_PTYPE_L3_IPV6 | RTE_PTYPE_L4_ICMP;
|
|
|
|
break;
|
|
|
|
default:
|
2018-10-12 10:04:25 +00:00
|
|
|
m->packet_type = dpaa2_dev_rx_parse_slow(m,
|
|
|
|
(void *)((size_t)DPAA2_IOVA_TO_VADDR(DPAA2_GET_FD_ADDR(fd))
|
|
|
|
+ DPAA2_FD_PTA_SIZE));
|
2017-12-08 05:21:24 +00:00
|
|
|
}
|
2018-10-12 10:04:22 +00:00
|
|
|
m->hash.rss = fd->simple.flc_hi;
|
|
|
|
m->ol_flags |= PKT_RX_RSS_HASH;
|
2017-12-08 05:21:24 +00:00
|
|
|
}
|
|
|
|
|
2017-04-11 13:49:30 +00:00
|
|
|
static inline uint32_t __attribute__((hot))
|
2018-10-12 10:04:25 +00:00
|
|
|
dpaa2_dev_rx_parse_slow(struct rte_mbuf *mbuf,
|
|
|
|
struct dpaa2_annot_hdr *annotation)
|
2017-04-11 13:49:30 +00:00
|
|
|
{
|
|
|
|
uint32_t pkt_type = RTE_PTYPE_UNKNOWN;
|
2018-10-12 10:04:25 +00:00
|
|
|
uint16_t *vlan_tci;
|
|
|
|
|
|
|
|
DPAA2_PMD_DP_DEBUG("(slow parse)annotation(3)=0x%" PRIx64 "\t"
|
|
|
|
"(4)=0x%" PRIx64 "\t",
|
|
|
|
annotation->word3, annotation->word4);
|
|
|
|
|
|
|
|
if (BIT_ISSET_AT_POS(annotation->word3, L2_VLAN_1_PRESENT)) {
|
|
|
|
vlan_tci = rte_pktmbuf_mtod_offset(mbuf, uint16_t *,
|
|
|
|
(VLAN_TCI_OFFSET_1(annotation->word5) >> 16));
|
|
|
|
mbuf->vlan_tci = rte_be_to_cpu_16(*vlan_tci);
|
|
|
|
mbuf->ol_flags |= PKT_RX_VLAN;
|
|
|
|
pkt_type |= RTE_PTYPE_L2_ETHER_VLAN;
|
|
|
|
} else if (BIT_ISSET_AT_POS(annotation->word3, L2_VLAN_N_PRESENT)) {
|
|
|
|
vlan_tci = rte_pktmbuf_mtod_offset(mbuf, uint16_t *,
|
|
|
|
(VLAN_TCI_OFFSET_1(annotation->word5) >> 16));
|
|
|
|
mbuf->vlan_tci = rte_be_to_cpu_16(*vlan_tci);
|
|
|
|
mbuf->ol_flags |= PKT_RX_VLAN | PKT_RX_QINQ;
|
|
|
|
pkt_type |= RTE_PTYPE_L2_ETHER_QINQ;
|
|
|
|
}
|
2017-04-11 13:49:30 +00:00
|
|
|
|
|
|
|
if (BIT_ISSET_AT_POS(annotation->word3, L2_ARP_PRESENT)) {
|
2018-10-12 10:04:25 +00:00
|
|
|
pkt_type |= RTE_PTYPE_L2_ETHER_ARP;
|
2017-04-11 13:49:30 +00:00
|
|
|
goto parse_done;
|
|
|
|
} else if (BIT_ISSET_AT_POS(annotation->word3, L2_ETH_MAC_PRESENT)) {
|
2018-10-12 10:04:25 +00:00
|
|
|
pkt_type |= RTE_PTYPE_L2_ETHER;
|
2017-04-11 13:49:30 +00:00
|
|
|
} else {
|
|
|
|
goto parse_done;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (BIT_ISSET_AT_POS(annotation->word4, L3_IPV4_1_PRESENT |
|
|
|
|
L3_IPV4_N_PRESENT)) {
|
|
|
|
pkt_type |= RTE_PTYPE_L3_IPV4;
|
|
|
|
if (BIT_ISSET_AT_POS(annotation->word4, L3_IP_1_OPT_PRESENT |
|
|
|
|
L3_IP_N_OPT_PRESENT))
|
|
|
|
pkt_type |= RTE_PTYPE_L3_IPV4_EXT;
|
|
|
|
|
|
|
|
} else if (BIT_ISSET_AT_POS(annotation->word4, L3_IPV6_1_PRESENT |
|
|
|
|
L3_IPV6_N_PRESENT)) {
|
|
|
|
pkt_type |= RTE_PTYPE_L3_IPV6;
|
|
|
|
if (BIT_ISSET_AT_POS(annotation->word4, L3_IP_1_OPT_PRESENT |
|
|
|
|
L3_IP_N_OPT_PRESENT))
|
|
|
|
pkt_type |= RTE_PTYPE_L3_IPV6_EXT;
|
|
|
|
} else {
|
|
|
|
goto parse_done;
|
|
|
|
}
|
|
|
|
|
2018-10-12 10:04:26 +00:00
|
|
|
if (BIT_ISSET_AT_POS(annotation->word8, DPAA2_ETH_FAS_L3CE))
|
|
|
|
mbuf->ol_flags |= PKT_RX_IP_CKSUM_BAD;
|
|
|
|
else if (BIT_ISSET_AT_POS(annotation->word8, DPAA2_ETH_FAS_L4CE))
|
|
|
|
mbuf->ol_flags |= PKT_RX_L4_CKSUM_BAD;
|
|
|
|
|
2017-04-11 13:49:30 +00:00
|
|
|
if (BIT_ISSET_AT_POS(annotation->word4, L3_IP_1_FIRST_FRAGMENT |
|
|
|
|
L3_IP_1_MORE_FRAGMENT |
|
|
|
|
L3_IP_N_FIRST_FRAGMENT |
|
|
|
|
L3_IP_N_MORE_FRAGMENT)) {
|
|
|
|
pkt_type |= RTE_PTYPE_L4_FRAG;
|
|
|
|
goto parse_done;
|
|
|
|
} else {
|
|
|
|
pkt_type |= RTE_PTYPE_L4_NONFRAG;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (BIT_ISSET_AT_POS(annotation->word4, L3_PROTO_UDP_PRESENT))
|
|
|
|
pkt_type |= RTE_PTYPE_L4_UDP;
|
|
|
|
|
|
|
|
else if (BIT_ISSET_AT_POS(annotation->word4, L3_PROTO_TCP_PRESENT))
|
|
|
|
pkt_type |= RTE_PTYPE_L4_TCP;
|
|
|
|
|
|
|
|
else if (BIT_ISSET_AT_POS(annotation->word4, L3_PROTO_SCTP_PRESENT))
|
|
|
|
pkt_type |= RTE_PTYPE_L4_SCTP;
|
|
|
|
|
|
|
|
else if (BIT_ISSET_AT_POS(annotation->word4, L3_PROTO_ICMP_PRESENT))
|
|
|
|
pkt_type |= RTE_PTYPE_L4_ICMP;
|
|
|
|
|
|
|
|
else if (BIT_ISSET_AT_POS(annotation->word4, L3_IP_UNKNOWN_PROTOCOL))
|
|
|
|
pkt_type |= RTE_PTYPE_UNKNOWN;
|
|
|
|
|
|
|
|
parse_done:
|
|
|
|
return pkt_type;
|
|
|
|
}
|
|
|
|
|
2017-12-08 05:21:25 +00:00
|
|
|
static inline uint32_t __attribute__((hot))
|
2018-03-14 07:56:00 +00:00
|
|
|
dpaa2_dev_rx_parse(struct rte_mbuf *mbuf, void *hw_annot_addr)
|
2017-12-08 05:21:25 +00:00
|
|
|
{
|
|
|
|
struct dpaa2_annot_hdr *annotation =
|
|
|
|
(struct dpaa2_annot_hdr *)hw_annot_addr;
|
|
|
|
|
2018-04-02 14:05:57 +00:00
|
|
|
DPAA2_PMD_DP_DEBUG("(fast parse) Annotation = 0x%" PRIx64 "\t",
|
|
|
|
annotation->word4);
|
2017-12-08 05:21:25 +00:00
|
|
|
|
2018-01-15 11:38:03 +00:00
|
|
|
if (BIT_ISSET_AT_POS(annotation->word8, DPAA2_ETH_FAS_L3CE))
|
|
|
|
mbuf->ol_flags |= PKT_RX_IP_CKSUM_BAD;
|
|
|
|
else if (BIT_ISSET_AT_POS(annotation->word8, DPAA2_ETH_FAS_L4CE))
|
|
|
|
mbuf->ol_flags |= PKT_RX_L4_CKSUM_BAD;
|
|
|
|
|
2018-10-12 10:04:25 +00:00
|
|
|
/* Check detailed parsing requirement */
|
|
|
|
if (annotation->word3 & 0x7FFFFC3FFFF)
|
|
|
|
return dpaa2_dev_rx_parse_slow(mbuf, annotation);
|
|
|
|
|
2017-12-08 05:21:25 +00:00
|
|
|
/* Return some common types from parse processing */
|
|
|
|
switch (annotation->word4) {
|
|
|
|
case DPAA2_L3_IPv4:
|
|
|
|
return RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4;
|
|
|
|
case DPAA2_L3_IPv6:
|
|
|
|
return RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6;
|
|
|
|
case DPAA2_L3_IPv4_TCP:
|
|
|
|
return RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4 |
|
|
|
|
RTE_PTYPE_L4_TCP;
|
|
|
|
case DPAA2_L3_IPv4_UDP:
|
|
|
|
return RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV4 |
|
|
|
|
RTE_PTYPE_L4_UDP;
|
|
|
|
case DPAA2_L3_IPv6_TCP:
|
|
|
|
return RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6 |
|
|
|
|
RTE_PTYPE_L4_TCP;
|
|
|
|
case DPAA2_L3_IPv6_UDP:
|
|
|
|
return RTE_PTYPE_L2_ETHER | RTE_PTYPE_L3_IPV6 |
|
|
|
|
RTE_PTYPE_L4_UDP;
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2018-10-12 10:04:25 +00:00
|
|
|
return dpaa2_dev_rx_parse_slow(mbuf, annotation);
|
2017-12-08 05:21:25 +00:00
|
|
|
}
|
|
|
|
|
2017-06-22 13:57:17 +00:00
|
|
|
static inline struct rte_mbuf *__attribute__((hot))
|
|
|
|
eth_sg_fd_to_mbuf(const struct qbman_fd *fd)
|
|
|
|
{
|
|
|
|
struct qbman_sge *sgt, *sge;
|
2018-03-14 07:56:00 +00:00
|
|
|
size_t sg_addr, fd_addr;
|
2017-06-22 13:57:17 +00:00
|
|
|
int i = 0;
|
|
|
|
struct rte_mbuf *first_seg, *next_seg, *cur_seg, *temp;
|
|
|
|
|
2018-03-14 07:56:00 +00:00
|
|
|
fd_addr = (size_t)DPAA2_IOVA_TO_VADDR(DPAA2_GET_FD_ADDR(fd));
|
2017-06-22 13:57:17 +00:00
|
|
|
|
|
|
|
/* Get Scatter gather table address */
|
|
|
|
sgt = (struct qbman_sge *)(fd_addr + DPAA2_GET_FD_OFFSET(fd));
|
|
|
|
|
|
|
|
sge = &sgt[i++];
|
2018-03-14 07:56:00 +00:00
|
|
|
sg_addr = (size_t)DPAA2_IOVA_TO_VADDR(DPAA2_GET_FLE_ADDR(sge));
|
2017-06-22 13:57:17 +00:00
|
|
|
|
|
|
|
/* First Scatter gather entry */
|
|
|
|
first_seg = DPAA2_INLINE_MBUF_FROM_BUF(sg_addr,
|
|
|
|
rte_dpaa2_bpid_info[DPAA2_GET_FD_BPID(fd)].meta_data_size);
|
|
|
|
/* Prepare all the metadata for first segment */
|
|
|
|
first_seg->buf_addr = (uint8_t *)sg_addr;
|
|
|
|
first_seg->ol_flags = 0;
|
|
|
|
first_seg->data_off = DPAA2_GET_FLE_OFFSET(sge);
|
|
|
|
first_seg->data_len = sge->length & 0x1FFFF;
|
|
|
|
first_seg->pkt_len = DPAA2_GET_FD_LEN(fd);
|
|
|
|
first_seg->nb_segs = 1;
|
|
|
|
first_seg->next = NULL;
|
2017-12-08 05:21:24 +00:00
|
|
|
if (dpaa2_svr_family == SVR_LX2160A)
|
2018-10-12 10:04:22 +00:00
|
|
|
dpaa2_dev_rx_parse_new(first_seg, fd);
|
2018-01-15 11:38:03 +00:00
|
|
|
else
|
|
|
|
first_seg->packet_type = dpaa2_dev_rx_parse(first_seg,
|
2018-03-14 07:56:00 +00:00
|
|
|
(void *)((size_t)DPAA2_IOVA_TO_VADDR(DPAA2_GET_FD_ADDR(fd))
|
|
|
|
+ DPAA2_FD_PTA_SIZE));
|
2018-01-15 11:38:03 +00:00
|
|
|
|
2017-06-22 13:57:17 +00:00
|
|
|
rte_mbuf_refcnt_set(first_seg, 1);
|
|
|
|
cur_seg = first_seg;
|
|
|
|
while (!DPAA2_SG_IS_FINAL(sge)) {
|
|
|
|
sge = &sgt[i++];
|
2018-03-14 07:56:00 +00:00
|
|
|
sg_addr = (size_t)DPAA2_IOVA_TO_VADDR(
|
2017-06-22 13:57:17 +00:00
|
|
|
DPAA2_GET_FLE_ADDR(sge));
|
|
|
|
next_seg = DPAA2_INLINE_MBUF_FROM_BUF(sg_addr,
|
|
|
|
rte_dpaa2_bpid_info[DPAA2_GET_FLE_BPID(sge)].meta_data_size);
|
|
|
|
next_seg->buf_addr = (uint8_t *)sg_addr;
|
|
|
|
next_seg->data_off = DPAA2_GET_FLE_OFFSET(sge);
|
|
|
|
next_seg->data_len = sge->length & 0x1FFFF;
|
|
|
|
first_seg->nb_segs += 1;
|
|
|
|
rte_mbuf_refcnt_set(next_seg, 1);
|
|
|
|
cur_seg->next = next_seg;
|
|
|
|
next_seg->next = NULL;
|
|
|
|
cur_seg = next_seg;
|
|
|
|
}
|
|
|
|
temp = DPAA2_INLINE_MBUF_FROM_BUF(fd_addr,
|
|
|
|
rte_dpaa2_bpid_info[DPAA2_GET_FD_BPID(fd)].meta_data_size);
|
|
|
|
rte_mbuf_refcnt_set(temp, 1);
|
|
|
|
rte_pktmbuf_free_seg(temp);
|
|
|
|
|
|
|
|
return (void *)first_seg;
|
|
|
|
}
|
|
|
|
|
2017-04-11 13:49:29 +00:00
|
|
|
static inline struct rte_mbuf *__attribute__((hot))
|
|
|
|
eth_fd_to_mbuf(const struct qbman_fd *fd)
|
|
|
|
{
|
|
|
|
struct rte_mbuf *mbuf = DPAA2_INLINE_MBUF_FROM_BUF(
|
2017-04-11 13:49:35 +00:00
|
|
|
DPAA2_IOVA_TO_VADDR(DPAA2_GET_FD_ADDR(fd)),
|
2017-04-11 13:49:29 +00:00
|
|
|
rte_dpaa2_bpid_info[DPAA2_GET_FD_BPID(fd)].meta_data_size);
|
|
|
|
|
|
|
|
/* need to repopulated some of the fields,
|
|
|
|
* as they may have changed in last transmission
|
|
|
|
*/
|
|
|
|
mbuf->nb_segs = 1;
|
|
|
|
mbuf->ol_flags = 0;
|
|
|
|
mbuf->data_off = DPAA2_GET_FD_OFFSET(fd);
|
|
|
|
mbuf->data_len = DPAA2_GET_FD_LEN(fd);
|
|
|
|
mbuf->pkt_len = mbuf->data_len;
|
2017-12-08 05:21:25 +00:00
|
|
|
mbuf->next = NULL;
|
|
|
|
rte_mbuf_refcnt_set(mbuf, 1);
|
2017-04-11 13:49:29 +00:00
|
|
|
|
2017-04-11 13:49:30 +00:00
|
|
|
/* Parse the packet */
|
2017-12-08 05:21:24 +00:00
|
|
|
/* parse results for LX2 are there in FRC field of FD.
|
|
|
|
* For other DPAA2 platforms , parse results are after
|
|
|
|
* the private - sw annotation area
|
|
|
|
*/
|
|
|
|
|
|
|
|
if (dpaa2_svr_family == SVR_LX2160A)
|
2018-10-12 10:04:22 +00:00
|
|
|
dpaa2_dev_rx_parse_new(mbuf, fd);
|
2018-01-15 11:38:03 +00:00
|
|
|
else
|
|
|
|
mbuf->packet_type = dpaa2_dev_rx_parse(mbuf,
|
2018-03-14 07:56:00 +00:00
|
|
|
(void *)((size_t)DPAA2_IOVA_TO_VADDR(DPAA2_GET_FD_ADDR(fd))
|
|
|
|
+ DPAA2_FD_PTA_SIZE));
|
2017-04-11 13:49:29 +00:00
|
|
|
|
2018-04-02 14:05:57 +00:00
|
|
|
DPAA2_PMD_DP_DEBUG("to mbuf - mbuf =%p, mbuf->buf_addr =%p, off = %d,"
|
2018-03-14 07:56:00 +00:00
|
|
|
"fd_off=%d fd =%" PRIx64 ", meta = %d bpid =%d, len=%d\n",
|
2018-04-02 14:05:57 +00:00
|
|
|
mbuf, mbuf->buf_addr, mbuf->data_off,
|
2017-04-11 13:49:29 +00:00
|
|
|
DPAA2_GET_FD_OFFSET(fd), DPAA2_GET_FD_ADDR(fd),
|
|
|
|
rte_dpaa2_bpid_info[DPAA2_GET_FD_BPID(fd)].meta_data_size,
|
|
|
|
DPAA2_GET_FD_BPID(fd), DPAA2_GET_FD_LEN(fd));
|
|
|
|
|
|
|
|
return mbuf;
|
|
|
|
}
|
|
|
|
|
2017-06-22 13:57:17 +00:00
|
|
|
static int __attribute__ ((noinline)) __attribute__((hot))
|
|
|
|
eth_mbuf_to_sg_fd(struct rte_mbuf *mbuf,
|
|
|
|
struct qbman_fd *fd, uint16_t bpid)
|
|
|
|
{
|
|
|
|
struct rte_mbuf *cur_seg = mbuf, *prev_seg, *mi, *temp;
|
|
|
|
struct qbman_sge *sgt, *sge = NULL;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
temp = rte_pktmbuf_alloc(mbuf->pool);
|
|
|
|
if (temp == NULL) {
|
2018-04-02 14:05:57 +00:00
|
|
|
DPAA2_PMD_DP_DEBUG("No memory to allocate S/G table\n");
|
2017-06-22 13:57:17 +00:00
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
|
|
|
DPAA2_SET_FD_ADDR(fd, DPAA2_MBUF_VADDR_TO_IOVA(temp));
|
|
|
|
DPAA2_SET_FD_LEN(fd, mbuf->pkt_len);
|
2018-01-30 15:06:20 +00:00
|
|
|
DPAA2_SET_ONLY_FD_BPID(fd, bpid);
|
2017-06-22 13:57:17 +00:00
|
|
|
DPAA2_SET_FD_OFFSET(fd, temp->data_off);
|
|
|
|
DPAA2_SET_FD_ASAL(fd, DPAA2_ASAL_VAL);
|
|
|
|
DPAA2_FD_SET_FORMAT(fd, qbman_fd_sg);
|
|
|
|
/*Set Scatter gather table and Scatter gather entries*/
|
|
|
|
sgt = (struct qbman_sge *)(
|
2018-03-14 07:56:00 +00:00
|
|
|
(size_t)DPAA2_IOVA_TO_VADDR(DPAA2_GET_FD_ADDR(fd))
|
2017-06-22 13:57:17 +00:00
|
|
|
+ DPAA2_GET_FD_OFFSET(fd));
|
|
|
|
|
|
|
|
for (i = 0; i < mbuf->nb_segs; i++) {
|
|
|
|
sge = &sgt[i];
|
|
|
|
/*Resetting the buffer pool id and offset field*/
|
|
|
|
sge->fin_bpid_offset = 0;
|
|
|
|
DPAA2_SET_FLE_ADDR(sge, DPAA2_MBUF_VADDR_TO_IOVA(cur_seg));
|
|
|
|
DPAA2_SET_FLE_OFFSET(sge, cur_seg->data_off);
|
|
|
|
sge->length = cur_seg->data_len;
|
|
|
|
if (RTE_MBUF_DIRECT(cur_seg)) {
|
|
|
|
if (rte_mbuf_refcnt_read(cur_seg) > 1) {
|
|
|
|
/* If refcnt > 1, invalid bpid is set to ensure
|
|
|
|
* buffer is not freed by HW
|
|
|
|
*/
|
|
|
|
DPAA2_SET_FLE_IVP(sge);
|
|
|
|
rte_mbuf_refcnt_update(cur_seg, -1);
|
|
|
|
} else
|
|
|
|
DPAA2_SET_FLE_BPID(sge,
|
|
|
|
mempool_to_bpid(cur_seg->pool));
|
|
|
|
cur_seg = cur_seg->next;
|
|
|
|
} else {
|
|
|
|
/* Get owner MBUF from indirect buffer */
|
|
|
|
mi = rte_mbuf_from_indirect(cur_seg);
|
|
|
|
if (rte_mbuf_refcnt_read(mi) > 1) {
|
|
|
|
/* If refcnt > 1, invalid bpid is set to ensure
|
|
|
|
* owner buffer is not freed by HW
|
|
|
|
*/
|
|
|
|
DPAA2_SET_FLE_IVP(sge);
|
|
|
|
} else {
|
|
|
|
DPAA2_SET_FLE_BPID(sge,
|
|
|
|
mempool_to_bpid(mi->pool));
|
|
|
|
rte_mbuf_refcnt_update(mi, 1);
|
|
|
|
}
|
|
|
|
prev_seg = cur_seg;
|
|
|
|
cur_seg = cur_seg->next;
|
|
|
|
prev_seg->next = NULL;
|
|
|
|
rte_pktmbuf_free(prev_seg);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
DPAA2_SG_SET_FINAL(sge, true);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
eth_mbuf_to_fd(struct rte_mbuf *mbuf,
|
|
|
|
struct qbman_fd *fd, uint16_t bpid) __attribute__((unused));
|
|
|
|
|
|
|
|
static void __attribute__ ((noinline)) __attribute__((hot))
|
2017-04-11 13:49:29 +00:00
|
|
|
eth_mbuf_to_fd(struct rte_mbuf *mbuf,
|
|
|
|
struct qbman_fd *fd, uint16_t bpid)
|
|
|
|
{
|
2017-12-08 05:21:26 +00:00
|
|
|
DPAA2_MBUF_TO_CONTIG_FD(mbuf, fd, bpid);
|
2017-04-11 13:49:29 +00:00
|
|
|
|
2018-04-02 14:05:57 +00:00
|
|
|
DPAA2_PMD_DP_DEBUG("mbuf =%p, mbuf->buf_addr =%p, off = %d,"
|
2018-03-14 07:56:00 +00:00
|
|
|
"fd_off=%d fd =%" PRIx64 ", meta = %d bpid =%d, len=%d\n",
|
2018-04-02 14:05:57 +00:00
|
|
|
mbuf, mbuf->buf_addr, mbuf->data_off,
|
2017-04-11 13:49:29 +00:00
|
|
|
DPAA2_GET_FD_OFFSET(fd), DPAA2_GET_FD_ADDR(fd),
|
|
|
|
rte_dpaa2_bpid_info[DPAA2_GET_FD_BPID(fd)].meta_data_size,
|
|
|
|
DPAA2_GET_FD_BPID(fd), DPAA2_GET_FD_LEN(fd));
|
2017-06-22 13:57:17 +00:00
|
|
|
if (RTE_MBUF_DIRECT(mbuf)) {
|
|
|
|
if (rte_mbuf_refcnt_read(mbuf) > 1) {
|
|
|
|
DPAA2_SET_FD_IVP(fd);
|
|
|
|
rte_mbuf_refcnt_update(mbuf, -1);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
struct rte_mbuf *mi;
|
2017-04-11 13:49:29 +00:00
|
|
|
|
2017-06-22 13:57:17 +00:00
|
|
|
mi = rte_mbuf_from_indirect(mbuf);
|
|
|
|
if (rte_mbuf_refcnt_read(mi) > 1)
|
|
|
|
DPAA2_SET_FD_IVP(fd);
|
|
|
|
else
|
|
|
|
rte_mbuf_refcnt_update(mi, 1);
|
|
|
|
rte_pktmbuf_free(mbuf);
|
|
|
|
}
|
|
|
|
}
|
2017-04-11 13:49:34 +00:00
|
|
|
|
|
|
|
static inline int __attribute__((hot))
|
|
|
|
eth_copy_mbuf_to_fd(struct rte_mbuf *mbuf,
|
|
|
|
struct qbman_fd *fd, uint16_t bpid)
|
|
|
|
{
|
|
|
|
struct rte_mbuf *m;
|
|
|
|
void *mb = NULL;
|
|
|
|
|
|
|
|
if (rte_dpaa2_mbuf_alloc_bulk(
|
|
|
|
rte_dpaa2_bpid_info[bpid].bp_list->mp, &mb, 1)) {
|
2018-04-02 14:05:57 +00:00
|
|
|
DPAA2_PMD_DP_DEBUG("Unable to allocated DPAA2 buffer\n");
|
2017-04-11 13:49:34 +00:00
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
m = (struct rte_mbuf *)mb;
|
|
|
|
memcpy((char *)m->buf_addr + mbuf->data_off,
|
|
|
|
(void *)((char *)mbuf->buf_addr + mbuf->data_off),
|
|
|
|
mbuf->pkt_len);
|
|
|
|
|
|
|
|
/* Copy required fields */
|
|
|
|
m->data_off = mbuf->data_off;
|
|
|
|
m->ol_flags = mbuf->ol_flags;
|
|
|
|
m->packet_type = mbuf->packet_type;
|
|
|
|
m->tx_offload = mbuf->tx_offload;
|
|
|
|
|
2017-12-08 05:21:26 +00:00
|
|
|
DPAA2_MBUF_TO_CONTIG_FD(m, fd, bpid);
|
2017-04-11 13:49:34 +00:00
|
|
|
|
2018-04-02 14:05:57 +00:00
|
|
|
DPAA2_PMD_DP_DEBUG(
|
|
|
|
"mbuf: %p, BMAN buf addr: %p, fdaddr: %" PRIx64 ", bpid: %d,"
|
|
|
|
" meta: %d, off: %d, len: %d\n",
|
|
|
|
(void *)mbuf,
|
|
|
|
mbuf->buf_addr,
|
2018-03-14 07:56:00 +00:00
|
|
|
DPAA2_GET_FD_ADDR(fd),
|
|
|
|
DPAA2_GET_FD_BPID(fd),
|
2018-04-02 14:05:57 +00:00
|
|
|
rte_dpaa2_bpid_info[DPAA2_GET_FD_BPID(fd)].meta_data_size,
|
|
|
|
DPAA2_GET_FD_OFFSET(fd),
|
2017-04-11 13:49:34 +00:00
|
|
|
DPAA2_GET_FD_LEN(fd));
|
|
|
|
|
2018-04-02 14:05:57 +00:00
|
|
|
return 0;
|
2017-04-11 13:49:34 +00:00
|
|
|
}
|
|
|
|
|
2018-07-06 08:10:02 +00:00
|
|
|
/* This function assumes that caller will be keep the same value for nb_pkts
|
|
|
|
* across calls per queue, if that is not the case, better use non-prefetch
|
|
|
|
* version of rx call.
|
|
|
|
* It will return the packets as requested in previous call without honoring
|
|
|
|
* the current nb_pkts or bufs space.
|
|
|
|
*/
|
2017-04-11 13:49:29 +00:00
|
|
|
uint16_t
|
2017-05-26 06:51:11 +00:00
|
|
|
dpaa2_dev_prefetch_rx(void *queue, struct rte_mbuf **bufs, uint16_t nb_pkts)
|
2017-04-11 13:49:29 +00:00
|
|
|
{
|
2017-05-26 06:51:11 +00:00
|
|
|
/* Function receive frames for a given device and VQ*/
|
2017-04-11 13:49:29 +00:00
|
|
|
struct dpaa2_queue *dpaa2_q = (struct dpaa2_queue *)queue;
|
2018-01-30 15:24:09 +00:00
|
|
|
struct qbman_result *dq_storage, *dq_storage1 = NULL;
|
2017-04-11 13:49:29 +00:00
|
|
|
uint32_t fqid = dpaa2_q->fqid;
|
2018-07-06 08:10:02 +00:00
|
|
|
int ret, num_rx = 0, pull_size;
|
2018-01-30 15:24:09 +00:00
|
|
|
uint8_t pending, status;
|
2017-04-11 13:49:29 +00:00
|
|
|
struct qbman_swp *swp;
|
2018-01-15 11:38:02 +00:00
|
|
|
const struct qbman_fd *fd, *next_fd;
|
2017-04-11 13:49:29 +00:00
|
|
|
struct qbman_pull_desc pulldesc;
|
2017-05-26 06:51:11 +00:00
|
|
|
struct queue_storage_info_t *q_storage = dpaa2_q->q_storage;
|
2017-04-11 13:49:29 +00:00
|
|
|
struct rte_eth_dev *dev = dpaa2_q->dev;
|
|
|
|
|
2018-04-09 10:22:51 +00:00
|
|
|
if (unlikely(!DPAA2_PER_LCORE_ETHRX_DPIO)) {
|
|
|
|
ret = dpaa2_affine_qbman_ethrx_swp();
|
2017-04-11 13:49:29 +00:00
|
|
|
if (ret) {
|
2018-04-02 14:05:57 +00:00
|
|
|
DPAA2_PMD_ERR("Failure in affining portal");
|
2017-04-11 13:49:29 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
2018-04-09 10:22:51 +00:00
|
|
|
swp = DPAA2_PER_LCORE_ETHRX_PORTAL;
|
2018-10-12 10:04:18 +00:00
|
|
|
pull_size = (nb_pkts > dpaa2_dqrr_size) ? dpaa2_dqrr_size : nb_pkts;
|
2018-01-15 11:38:02 +00:00
|
|
|
if (unlikely(!q_storage->active_dqs)) {
|
2017-05-26 06:51:11 +00:00
|
|
|
q_storage->toggle = 0;
|
|
|
|
dq_storage = q_storage->dq_storage[q_storage->toggle];
|
2018-07-06 08:10:02 +00:00
|
|
|
q_storage->last_num_pkts = pull_size;
|
2017-05-26 06:51:11 +00:00
|
|
|
qbman_pull_desc_clear(&pulldesc);
|
|
|
|
qbman_pull_desc_set_numframes(&pulldesc,
|
2018-01-15 11:38:02 +00:00
|
|
|
q_storage->last_num_pkts);
|
2017-05-26 06:51:11 +00:00
|
|
|
qbman_pull_desc_set_fq(&pulldesc, fqid);
|
|
|
|
qbman_pull_desc_set_storage(&pulldesc, dq_storage,
|
2018-04-19 12:32:39 +00:00
|
|
|
(uint64_t)(DPAA2_VADDR_TO_IOVA(dq_storage)), 1);
|
2018-04-09 10:22:51 +00:00
|
|
|
if (check_swp_active_dqs(DPAA2_PER_LCORE_ETHRX_DPIO->index)) {
|
2018-01-30 15:24:09 +00:00
|
|
|
while (!qbman_check_command_complete(
|
2018-04-09 10:22:51 +00:00
|
|
|
get_swp_active_dqs(
|
|
|
|
DPAA2_PER_LCORE_ETHRX_DPIO->index)))
|
2018-01-30 15:24:09 +00:00
|
|
|
;
|
2018-04-09 10:22:51 +00:00
|
|
|
clear_swp_active_dqs(DPAA2_PER_LCORE_ETHRX_DPIO->index);
|
2018-01-30 15:24:09 +00:00
|
|
|
}
|
2017-05-26 06:51:11 +00:00
|
|
|
while (1) {
|
|
|
|
if (qbman_swp_pull(swp, &pulldesc)) {
|
2018-04-02 14:05:57 +00:00
|
|
|
DPAA2_PMD_DP_DEBUG("VDQ command is not issued."
|
|
|
|
" QBMAN is busy (1)\n");
|
2017-05-26 06:51:11 +00:00
|
|
|
/* Portal was busy, try again */
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
q_storage->active_dqs = dq_storage;
|
2018-04-09 10:22:51 +00:00
|
|
|
q_storage->active_dpio_id = DPAA2_PER_LCORE_ETHRX_DPIO->index;
|
|
|
|
set_swp_active_dqs(DPAA2_PER_LCORE_ETHRX_DPIO->index,
|
|
|
|
dq_storage);
|
2017-05-26 06:51:11 +00:00
|
|
|
}
|
2018-01-15 11:38:02 +00:00
|
|
|
|
2018-01-30 15:24:09 +00:00
|
|
|
dq_storage = q_storage->active_dqs;
|
2018-03-14 07:56:00 +00:00
|
|
|
rte_prefetch0((void *)(size_t)(dq_storage));
|
|
|
|
rte_prefetch0((void *)(size_t)(dq_storage + 1));
|
2018-01-15 11:38:02 +00:00
|
|
|
|
2018-01-30 15:24:09 +00:00
|
|
|
/* Prepare next pull descriptor. This will give space for the
|
|
|
|
* prefething done on DQRR entries
|
|
|
|
*/
|
|
|
|
q_storage->toggle ^= 1;
|
|
|
|
dq_storage1 = q_storage->dq_storage[q_storage->toggle];
|
|
|
|
qbman_pull_desc_clear(&pulldesc);
|
2018-07-06 08:10:02 +00:00
|
|
|
qbman_pull_desc_set_numframes(&pulldesc, pull_size);
|
2018-01-30 15:24:09 +00:00
|
|
|
qbman_pull_desc_set_fq(&pulldesc, fqid);
|
|
|
|
qbman_pull_desc_set_storage(&pulldesc, dq_storage1,
|
2018-04-19 12:32:39 +00:00
|
|
|
(uint64_t)(DPAA2_VADDR_TO_IOVA(dq_storage1)), 1);
|
2018-01-15 11:38:02 +00:00
|
|
|
|
2017-05-26 06:51:11 +00:00
|
|
|
/* Check if the previous issued command is completed.
|
|
|
|
* Also seems like the SWP is shared between the Ethernet Driver
|
|
|
|
* and the SEC driver.
|
2017-04-11 13:49:29 +00:00
|
|
|
*/
|
2017-09-16 10:52:20 +00:00
|
|
|
while (!qbman_check_command_complete(dq_storage))
|
2017-05-26 06:51:11 +00:00
|
|
|
;
|
|
|
|
if (dq_storage == get_swp_active_dqs(q_storage->active_dpio_id))
|
|
|
|
clear_swp_active_dqs(q_storage->active_dpio_id);
|
2018-01-15 11:38:02 +00:00
|
|
|
|
|
|
|
pending = 1;
|
|
|
|
|
|
|
|
do {
|
2017-04-11 13:49:29 +00:00
|
|
|
/* Loop until the dq_storage is updated with
|
|
|
|
* new token by QBMAN
|
|
|
|
*/
|
2017-09-16 10:52:20 +00:00
|
|
|
while (!qbman_check_new_result(dq_storage))
|
2017-04-11 13:49:29 +00:00
|
|
|
;
|
2018-03-14 07:56:00 +00:00
|
|
|
rte_prefetch0((void *)((size_t)(dq_storage + 2)));
|
2017-04-11 13:49:29 +00:00
|
|
|
/* Check whether Last Pull command is Expired and
|
|
|
|
* setting Condition for Loop termination
|
|
|
|
*/
|
|
|
|
if (qbman_result_DQ_is_pull_complete(dq_storage)) {
|
2018-01-15 11:38:02 +00:00
|
|
|
pending = 0;
|
2017-04-11 13:49:29 +00:00
|
|
|
/* Check for valid frame. */
|
2018-01-15 11:38:02 +00:00
|
|
|
status = qbman_result_DQ_flags(dq_storage);
|
2017-04-11 13:49:29 +00:00
|
|
|
if (unlikely((status & QBMAN_DQ_STAT_VALIDFRAME) == 0))
|
|
|
|
continue;
|
|
|
|
}
|
2018-01-15 11:38:02 +00:00
|
|
|
fd = qbman_result_DQ_fd(dq_storage);
|
2017-04-11 13:49:29 +00:00
|
|
|
|
2018-10-12 10:04:19 +00:00
|
|
|
if (dpaa2_svr_family != SVR_LX2160A) {
|
|
|
|
next_fd = qbman_result_DQ_fd(dq_storage + 1);
|
|
|
|
/* Prefetch Annotation address for the parse results */
|
|
|
|
rte_prefetch0((void *)(size_t)(DPAA2_GET_FD_ADDR(
|
|
|
|
next_fd) + DPAA2_FD_PTA_SIZE + 16));
|
|
|
|
}
|
2017-04-11 13:49:29 +00:00
|
|
|
|
2018-01-15 11:38:02 +00:00
|
|
|
if (unlikely(DPAA2_FD_GET_FORMAT(fd) == qbman_fd_sg))
|
|
|
|
bufs[num_rx] = eth_sg_fd_to_mbuf(fd);
|
2017-06-22 13:57:17 +00:00
|
|
|
else
|
2018-01-15 11:38:02 +00:00
|
|
|
bufs[num_rx] = eth_fd_to_mbuf(fd);
|
2017-04-11 13:49:29 +00:00
|
|
|
bufs[num_rx]->port = dev->data->port_id;
|
|
|
|
|
2018-05-14 10:58:26 +00:00
|
|
|
if (dev->data->dev_conf.rxmode.offloads & DEV_RX_OFFLOAD_VLAN_STRIP)
|
2017-05-26 06:51:19 +00:00
|
|
|
rte_vlan_strip(bufs[num_rx]);
|
|
|
|
|
2017-04-11 13:49:29 +00:00
|
|
|
dq_storage++;
|
2017-05-26 06:51:11 +00:00
|
|
|
num_rx++;
|
2018-01-15 11:38:02 +00:00
|
|
|
} while (pending);
|
2017-05-26 06:51:11 +00:00
|
|
|
|
2018-04-09 10:22:51 +00:00
|
|
|
if (check_swp_active_dqs(DPAA2_PER_LCORE_ETHRX_DPIO->index)) {
|
2018-01-30 15:24:09 +00:00
|
|
|
while (!qbman_check_command_complete(
|
2018-04-09 10:22:51 +00:00
|
|
|
get_swp_active_dqs(DPAA2_PER_LCORE_ETHRX_DPIO->index)))
|
2018-01-30 15:24:09 +00:00
|
|
|
;
|
2018-04-09 10:22:51 +00:00
|
|
|
clear_swp_active_dqs(DPAA2_PER_LCORE_ETHRX_DPIO->index);
|
2017-05-26 06:51:11 +00:00
|
|
|
}
|
2018-01-15 11:38:02 +00:00
|
|
|
/* issue a volatile dequeue command for next pull */
|
2017-05-26 06:51:11 +00:00
|
|
|
while (1) {
|
|
|
|
if (qbman_swp_pull(swp, &pulldesc)) {
|
2018-04-02 14:05:57 +00:00
|
|
|
DPAA2_PMD_DP_DEBUG("VDQ command is not issued."
|
|
|
|
"QBMAN is busy (2)\n");
|
2017-05-26 06:51:11 +00:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
2018-01-30 15:24:09 +00:00
|
|
|
q_storage->active_dqs = dq_storage1;
|
2018-04-09 10:22:51 +00:00
|
|
|
q_storage->active_dpio_id = DPAA2_PER_LCORE_ETHRX_DPIO->index;
|
|
|
|
set_swp_active_dqs(DPAA2_PER_LCORE_ETHRX_DPIO->index, dq_storage1);
|
2017-04-11 13:49:29 +00:00
|
|
|
|
|
|
|
dpaa2_q->rx_pkts += num_rx;
|
|
|
|
|
|
|
|
return num_rx;
|
|
|
|
}
|
|
|
|
|
2017-10-23 12:37:03 +00:00
|
|
|
void __attribute__((hot))
|
|
|
|
dpaa2_dev_process_parallel_event(struct qbman_swp *swp,
|
|
|
|
const struct qbman_fd *fd,
|
|
|
|
const struct qbman_result *dq,
|
|
|
|
struct dpaa2_queue *rxq,
|
|
|
|
struct rte_event *ev)
|
|
|
|
{
|
2018-03-14 07:56:00 +00:00
|
|
|
rte_prefetch0((void *)(size_t)(DPAA2_GET_FD_ADDR(fd) +
|
2018-01-23 14:17:53 +00:00
|
|
|
DPAA2_FD_PTA_SIZE + 16));
|
2017-10-23 12:37:03 +00:00
|
|
|
|
|
|
|
ev->flow_id = rxq->ev.flow_id;
|
|
|
|
ev->sub_event_type = rxq->ev.sub_event_type;
|
|
|
|
ev->event_type = RTE_EVENT_TYPE_ETHDEV;
|
|
|
|
ev->op = RTE_EVENT_OP_NEW;
|
|
|
|
ev->sched_type = rxq->ev.sched_type;
|
|
|
|
ev->queue_id = rxq->ev.queue_id;
|
|
|
|
ev->priority = rxq->ev.priority;
|
|
|
|
|
2018-01-23 14:17:53 +00:00
|
|
|
ev->mbuf = eth_fd_to_mbuf(fd);
|
|
|
|
|
2017-10-23 12:37:03 +00:00
|
|
|
qbman_swp_dqrr_consume(swp, dq);
|
|
|
|
}
|
|
|
|
|
2018-01-23 14:17:53 +00:00
|
|
|
void __attribute__((hot))
|
|
|
|
dpaa2_dev_process_atomic_event(struct qbman_swp *swp __attribute__((unused)),
|
|
|
|
const struct qbman_fd *fd,
|
|
|
|
const struct qbman_result *dq,
|
|
|
|
struct dpaa2_queue *rxq,
|
|
|
|
struct rte_event *ev)
|
2018-01-17 11:39:14 +00:00
|
|
|
{
|
2018-01-23 14:17:53 +00:00
|
|
|
uint8_t dqrr_index;
|
2018-01-17 11:39:14 +00:00
|
|
|
|
2018-03-14 07:56:00 +00:00
|
|
|
rte_prefetch0((void *)(size_t)(DPAA2_GET_FD_ADDR(fd) +
|
2018-01-23 14:17:53 +00:00
|
|
|
DPAA2_FD_PTA_SIZE + 16));
|
2018-01-17 11:39:14 +00:00
|
|
|
|
|
|
|
ev->flow_id = rxq->ev.flow_id;
|
|
|
|
ev->sub_event_type = rxq->ev.sub_event_type;
|
|
|
|
ev->event_type = RTE_EVENT_TYPE_ETHDEV;
|
|
|
|
ev->op = RTE_EVENT_OP_NEW;
|
|
|
|
ev->sched_type = rxq->ev.sched_type;
|
|
|
|
ev->queue_id = rxq->ev.queue_id;
|
|
|
|
ev->priority = rxq->ev.priority;
|
|
|
|
|
2018-01-23 14:17:53 +00:00
|
|
|
ev->mbuf = eth_fd_to_mbuf(fd);
|
|
|
|
|
|
|
|
dqrr_index = qbman_get_dqrr_idx(dq);
|
2018-01-17 11:39:14 +00:00
|
|
|
ev->mbuf->seqn = dqrr_index + 1;
|
|
|
|
DPAA2_PER_LCORE_DQRR_SIZE++;
|
|
|
|
DPAA2_PER_LCORE_DQRR_HELD |= 1 << dqrr_index;
|
|
|
|
DPAA2_PER_LCORE_DQRR_MBUF(dqrr_index) = ev->mbuf;
|
|
|
|
}
|
|
|
|
|
2017-04-11 13:49:29 +00:00
|
|
|
/*
|
|
|
|
* Callback to handle sending packets through WRIOP based interface
|
|
|
|
*/
|
|
|
|
uint16_t
|
|
|
|
dpaa2_dev_tx(void *queue, struct rte_mbuf **bufs, uint16_t nb_pkts)
|
|
|
|
{
|
|
|
|
/* Function to transmit the frames to given device and VQ*/
|
2017-07-24 07:31:46 +00:00
|
|
|
uint32_t loop, retry_count;
|
2017-04-11 13:49:29 +00:00
|
|
|
int32_t ret;
|
|
|
|
struct qbman_fd fd_arr[MAX_TX_RING_SLOTS];
|
2017-06-22 13:57:17 +00:00
|
|
|
struct rte_mbuf *mi;
|
2017-04-11 13:49:29 +00:00
|
|
|
uint32_t frames_to_send;
|
|
|
|
struct rte_mempool *mp;
|
|
|
|
struct qbman_eq_desc eqdesc;
|
|
|
|
struct dpaa2_queue *dpaa2_q = (struct dpaa2_queue *)queue;
|
|
|
|
struct qbman_swp *swp;
|
|
|
|
uint16_t num_tx = 0;
|
|
|
|
uint16_t bpid;
|
|
|
|
struct rte_eth_dev *dev = dpaa2_q->dev;
|
|
|
|
struct dpaa2_dev_priv *priv = dev->data->dev_private;
|
2018-01-17 11:39:14 +00:00
|
|
|
uint32_t flags[MAX_TX_RING_SLOTS] = {0};
|
2017-04-11 13:49:29 +00:00
|
|
|
|
|
|
|
if (unlikely(!DPAA2_PER_LCORE_DPIO)) {
|
|
|
|
ret = dpaa2_affine_qbman_swp();
|
|
|
|
if (ret) {
|
2018-04-02 14:05:57 +00:00
|
|
|
DPAA2_PMD_ERR("Failure in affining portal");
|
2017-04-11 13:49:29 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
swp = DPAA2_PER_LCORE_PORTAL;
|
|
|
|
|
2018-04-02 14:05:57 +00:00
|
|
|
DPAA2_PMD_DP_DEBUG("===> dev =%p, fqid =%d\n", dev, dpaa2_q->fqid);
|
2017-04-11 13:49:29 +00:00
|
|
|
|
|
|
|
/*Prepare enqueue descriptor*/
|
|
|
|
qbman_eq_desc_clear(&eqdesc);
|
|
|
|
qbman_eq_desc_set_no_orp(&eqdesc, DPAA2_EQ_RESP_ERR_FQ);
|
|
|
|
qbman_eq_desc_set_qd(&eqdesc, priv->qdid,
|
|
|
|
dpaa2_q->flow_id, dpaa2_q->tc_index);
|
|
|
|
/*Clear the unused FD fields before sending*/
|
|
|
|
while (nb_pkts) {
|
2017-05-26 06:51:13 +00:00
|
|
|
/*Check if the queue is congested*/
|
2017-07-24 07:31:46 +00:00
|
|
|
retry_count = 0;
|
2017-09-16 10:52:20 +00:00
|
|
|
while (qbman_result_SCN_state(dpaa2_q->cscn)) {
|
2017-07-24 07:31:46 +00:00
|
|
|
retry_count++;
|
|
|
|
/* Retry for some time before giving up */
|
|
|
|
if (retry_count > CONG_RETRY_COUNT)
|
|
|
|
goto skip_tx;
|
|
|
|
}
|
2017-05-26 06:51:13 +00:00
|
|
|
|
2018-10-12 10:04:18 +00:00
|
|
|
frames_to_send = (nb_pkts > dpaa2_eqcr_size) ?
|
|
|
|
dpaa2_eqcr_size : nb_pkts;
|
2017-04-11 13:49:29 +00:00
|
|
|
|
|
|
|
for (loop = 0; loop < frames_to_send; loop++) {
|
2018-01-17 11:39:14 +00:00
|
|
|
if ((*bufs)->seqn) {
|
|
|
|
uint8_t dqrr_index = (*bufs)->seqn - 1;
|
|
|
|
|
|
|
|
flags[loop] = QBMAN_ENQUEUE_FLAG_DCA |
|
|
|
|
dqrr_index;
|
|
|
|
DPAA2_PER_LCORE_DQRR_SIZE--;
|
|
|
|
DPAA2_PER_LCORE_DQRR_HELD &= ~(1 << dqrr_index);
|
|
|
|
(*bufs)->seqn = DPAA2_INVALID_MBUF_SEQN;
|
|
|
|
}
|
|
|
|
|
2017-12-08 05:21:26 +00:00
|
|
|
if (likely(RTE_MBUF_DIRECT(*bufs))) {
|
2017-06-22 13:57:17 +00:00
|
|
|
mp = (*bufs)->pool;
|
2017-12-08 05:21:26 +00:00
|
|
|
/* Check the basic scenario and set
|
|
|
|
* the FD appropriately here itself.
|
|
|
|
*/
|
|
|
|
if (likely(mp && mp->ops_index ==
|
|
|
|
priv->bp_list->dpaa2_ops_index &&
|
|
|
|
(*bufs)->nb_segs == 1 &&
|
|
|
|
rte_mbuf_refcnt_read((*bufs)) == 1)) {
|
2018-04-11 11:05:40 +00:00
|
|
|
if (unlikely(((*bufs)->ol_flags
|
|
|
|
& PKT_TX_VLAN_PKT) ||
|
|
|
|
(dev->data->dev_conf.txmode.offloads
|
|
|
|
& DEV_TX_OFFLOAD_VLAN_INSERT))) {
|
2017-12-08 05:21:26 +00:00
|
|
|
ret = rte_vlan_insert(bufs);
|
|
|
|
if (ret)
|
|
|
|
goto send_n_return;
|
|
|
|
}
|
|
|
|
DPAA2_MBUF_TO_CONTIG_FD((*bufs),
|
|
|
|
&fd_arr[loop], mempool_to_bpid(mp));
|
|
|
|
bufs++;
|
|
|
|
continue;
|
|
|
|
}
|
2017-06-22 13:57:17 +00:00
|
|
|
} else {
|
|
|
|
mi = rte_mbuf_from_indirect(*bufs);
|
|
|
|
mp = mi->pool;
|
|
|
|
}
|
2017-04-11 13:49:34 +00:00
|
|
|
/* Not a hw_pkt pool allocated frame */
|
2017-09-16 10:52:36 +00:00
|
|
|
if (unlikely(!mp || !priv->bp_list)) {
|
2018-04-02 14:05:57 +00:00
|
|
|
DPAA2_PMD_ERR("Err: No buffer pool attached");
|
2017-09-16 10:52:36 +00:00
|
|
|
goto send_n_return;
|
2017-06-22 13:57:17 +00:00
|
|
|
}
|
2017-09-16 10:52:36 +00:00
|
|
|
|
2018-04-11 11:05:40 +00:00
|
|
|
if (unlikely(((*bufs)->ol_flags & PKT_TX_VLAN_PKT) ||
|
|
|
|
(dev->data->dev_conf.txmode.offloads
|
|
|
|
& DEV_TX_OFFLOAD_VLAN_INSERT))) {
|
|
|
|
int ret = rte_vlan_insert(bufs);
|
|
|
|
if (ret)
|
|
|
|
goto send_n_return;
|
|
|
|
}
|
2017-04-11 13:49:34 +00:00
|
|
|
if (mp->ops_index != priv->bp_list->dpaa2_ops_index) {
|
2018-04-02 14:05:57 +00:00
|
|
|
DPAA2_PMD_WARN("Non DPAA2 buffer pool");
|
2017-04-11 13:49:34 +00:00
|
|
|
/* alloc should be from the default buffer pool
|
|
|
|
* attached to this interface
|
|
|
|
*/
|
2017-09-16 10:52:36 +00:00
|
|
|
bpid = priv->bp_list->buf_pool.bpid;
|
|
|
|
|
2017-06-22 13:57:17 +00:00
|
|
|
if (unlikely((*bufs)->nb_segs > 1)) {
|
2018-04-02 14:05:57 +00:00
|
|
|
DPAA2_PMD_ERR("S/G support not added"
|
2017-06-22 13:57:17 +00:00
|
|
|
" for non hw offload buffer");
|
2017-09-16 10:52:36 +00:00
|
|
|
goto send_n_return;
|
2017-06-22 13:57:17 +00:00
|
|
|
}
|
2017-04-11 13:49:34 +00:00
|
|
|
if (eth_copy_mbuf_to_fd(*bufs,
|
|
|
|
&fd_arr[loop], bpid)) {
|
2017-09-16 10:52:36 +00:00
|
|
|
goto send_n_return;
|
2017-04-11 13:49:34 +00:00
|
|
|
}
|
2017-09-16 10:52:36 +00:00
|
|
|
/* free the original packet */
|
|
|
|
rte_pktmbuf_free(*bufs);
|
2017-04-11 13:49:34 +00:00
|
|
|
} else {
|
|
|
|
bpid = mempool_to_bpid(mp);
|
2017-06-22 13:57:17 +00:00
|
|
|
if (unlikely((*bufs)->nb_segs > 1)) {
|
|
|
|
if (eth_mbuf_to_sg_fd(*bufs,
|
|
|
|
&fd_arr[loop], bpid))
|
2017-09-16 10:52:36 +00:00
|
|
|
goto send_n_return;
|
2017-06-22 13:57:17 +00:00
|
|
|
} else {
|
|
|
|
eth_mbuf_to_fd(*bufs,
|
|
|
|
&fd_arr[loop], bpid);
|
|
|
|
}
|
2017-04-11 13:49:34 +00:00
|
|
|
}
|
2017-04-11 13:49:29 +00:00
|
|
|
bufs++;
|
|
|
|
}
|
|
|
|
loop = 0;
|
|
|
|
while (loop < frames_to_send) {
|
2017-09-16 10:52:17 +00:00
|
|
|
loop += qbman_swp_enqueue_multiple(swp, &eqdesc,
|
2018-01-17 11:39:14 +00:00
|
|
|
&fd_arr[loop], &flags[loop],
|
2018-01-17 11:39:13 +00:00
|
|
|
frames_to_send - loop);
|
2017-04-11 13:49:29 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
num_tx += frames_to_send;
|
|
|
|
nb_pkts -= frames_to_send;
|
|
|
|
}
|
2017-12-08 05:21:26 +00:00
|
|
|
dpaa2_q->tx_pkts += num_tx;
|
2017-09-16 10:52:36 +00:00
|
|
|
return num_tx;
|
|
|
|
|
|
|
|
send_n_return:
|
|
|
|
/* send any already prepared fd */
|
|
|
|
if (loop) {
|
|
|
|
unsigned int i = 0;
|
|
|
|
|
|
|
|
while (i < loop) {
|
|
|
|
i += qbman_swp_enqueue_multiple(swp, &eqdesc,
|
2018-01-17 11:39:14 +00:00
|
|
|
&fd_arr[i],
|
|
|
|
&flags[loop],
|
2018-01-17 11:39:13 +00:00
|
|
|
loop - i);
|
2017-09-16 10:52:36 +00:00
|
|
|
}
|
|
|
|
num_tx += loop;
|
|
|
|
}
|
2017-04-11 13:49:34 +00:00
|
|
|
skip_tx:
|
2017-12-08 05:21:26 +00:00
|
|
|
dpaa2_q->tx_pkts += num_tx;
|
2017-04-11 13:49:29 +00:00
|
|
|
return num_tx;
|
|
|
|
}
|
2017-05-26 06:51:20 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* Dummy DPDK callback for TX.
|
|
|
|
*
|
|
|
|
* This function is used to temporarily replace the real callback during
|
|
|
|
* unsafe control operations on the queue, or in case of error.
|
|
|
|
*
|
|
|
|
* @param dpdk_txq
|
|
|
|
* Generic pointer to TX queue structure.
|
|
|
|
* @param[in] pkts
|
|
|
|
* Packets to transmit.
|
|
|
|
* @param pkts_n
|
|
|
|
* Number of packets in array.
|
|
|
|
*
|
|
|
|
* @return
|
|
|
|
* Number of packets successfully transmitted (<= pkts_n).
|
|
|
|
*/
|
|
|
|
uint16_t
|
|
|
|
dummy_dev_tx(void *queue, struct rte_mbuf **bufs, uint16_t nb_pkts)
|
|
|
|
{
|
|
|
|
(void)queue;
|
|
|
|
(void)bufs;
|
|
|
|
(void)nb_pkts;
|
|
|
|
return 0;
|
|
|
|
}
|