2018-01-29 13:11:30 +00:00
|
|
|
/* SPDX-License-Identifier: BSD-3-Clause
|
|
|
|
* Copyright 2015 6WIND S.A.
|
|
|
|
* Copyright 2015 Mellanox.
|
2015-10-30 18:52:30 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <stddef.h>
|
|
|
|
#include <unistd.h>
|
|
|
|
#include <string.h>
|
|
|
|
#include <assert.h>
|
2018-01-30 15:34:58 +00:00
|
|
|
#include <dlfcn.h>
|
2015-10-30 18:52:30 +00:00
|
|
|
#include <stdint.h>
|
|
|
|
#include <stdlib.h>
|
2016-06-24 13:17:50 +00:00
|
|
|
#include <errno.h>
|
2015-10-30 18:52:30 +00:00
|
|
|
#include <net/if.h>
|
2018-01-25 15:00:24 +00:00
|
|
|
#include <sys/mman.h>
|
2015-10-30 18:52:30 +00:00
|
|
|
|
|
|
|
/* Verbs header. */
|
|
|
|
/* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
|
|
|
|
#ifdef PEDANTIC
|
2016-09-19 14:36:54 +00:00
|
|
|
#pragma GCC diagnostic ignored "-Wpedantic"
|
2015-10-30 18:52:30 +00:00
|
|
|
#endif
|
|
|
|
#include <infiniband/verbs.h>
|
|
|
|
#ifdef PEDANTIC
|
2016-09-19 14:36:54 +00:00
|
|
|
#pragma GCC diagnostic error "-Wpedantic"
|
2015-10-30 18:52:30 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#include <rte_malloc.h>
|
2018-01-22 00:16:22 +00:00
|
|
|
#include <rte_ethdev_driver.h>
|
2017-04-11 15:44:24 +00:00
|
|
|
#include <rte_ethdev_pci.h>
|
2015-10-30 18:52:30 +00:00
|
|
|
#include <rte_pci.h>
|
2017-10-26 10:06:08 +00:00
|
|
|
#include <rte_bus_pci.h>
|
2015-10-30 18:52:30 +00:00
|
|
|
#include <rte_common.h>
|
2018-01-30 15:34:58 +00:00
|
|
|
#include <rte_config.h>
|
2018-01-25 15:00:24 +00:00
|
|
|
#include <rte_eal_memconfig.h>
|
2016-06-24 13:17:50 +00:00
|
|
|
#include <rte_kvargs.h>
|
2015-10-30 18:52:30 +00:00
|
|
|
|
|
|
|
#include "mlx5.h"
|
|
|
|
#include "mlx5_utils.h"
|
2015-10-30 18:52:31 +00:00
|
|
|
#include "mlx5_rxtx.h"
|
2015-10-30 18:52:30 +00:00
|
|
|
#include "mlx5_autoconf.h"
|
2015-11-03 17:15:13 +00:00
|
|
|
#include "mlx5_defs.h"
|
2018-01-30 15:34:56 +00:00
|
|
|
#include "mlx5_glue.h"
|
2015-10-30 18:52:30 +00:00
|
|
|
|
2016-06-24 13:17:54 +00:00
|
|
|
/* Device parameter to enable RX completion queue compression. */
|
|
|
|
#define MLX5_RXQ_CQE_COMP_EN "rxq_cqe_comp_en"
|
|
|
|
|
2016-06-24 13:17:56 +00:00
|
|
|
/* Device parameter to configure inline send. */
|
|
|
|
#define MLX5_TXQ_INLINE "txq_inline"
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Device parameter to configure the number of TX queues threshold for
|
|
|
|
* enabling inline send.
|
|
|
|
*/
|
|
|
|
#define MLX5_TXQS_MIN_INLINE "txqs_min_inline"
|
|
|
|
|
2016-06-24 13:17:57 +00:00
|
|
|
/* Device parameter to enable multi-packet send WQEs. */
|
|
|
|
#define MLX5_TXQ_MPW_EN "txq_mpw_en"
|
|
|
|
|
2017-03-15 23:55:44 +00:00
|
|
|
/* Device parameter to include 2 dsegs in the title WQEBB. */
|
|
|
|
#define MLX5_TXQ_MPW_HDR_DSEG_EN "txq_mpw_hdr_dseg_en"
|
|
|
|
|
|
|
|
/* Device parameter to limit the size of inlining packet. */
|
|
|
|
#define MLX5_TXQ_MAX_INLINE_LEN "txq_max_inline_len"
|
|
|
|
|
2017-08-02 15:32:56 +00:00
|
|
|
/* Device parameter to enable hardware Tx vector. */
|
|
|
|
#define MLX5_TX_VEC_EN "tx_vec_en"
|
|
|
|
|
|
|
|
/* Device parameter to enable hardware Rx vector. */
|
|
|
|
#define MLX5_RX_VEC_EN "rx_vec_en"
|
|
|
|
|
2017-09-26 15:38:24 +00:00
|
|
|
#ifndef HAVE_IBV_MLX5_MOD_MPW
|
|
|
|
#define MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED (1 << 2)
|
|
|
|
#define MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW (1 << 3)
|
|
|
|
#endif
|
|
|
|
|
2017-10-09 18:46:59 +00:00
|
|
|
#ifndef HAVE_IBV_MLX5_MOD_CQE_128B_COMP
|
|
|
|
#define MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP (1 << 4)
|
|
|
|
#endif
|
|
|
|
|
2016-03-17 15:38:57 +00:00
|
|
|
/**
|
|
|
|
* Retrieve integer value from environment variable.
|
|
|
|
*
|
|
|
|
* @param[in] name
|
|
|
|
* Environment variable name.
|
|
|
|
*
|
|
|
|
* @return
|
|
|
|
* Integer value, 0 if the variable is not set.
|
|
|
|
*/
|
|
|
|
int
|
|
|
|
mlx5_getenv_int(const char *name)
|
|
|
|
{
|
|
|
|
const char *val = getenv(name);
|
|
|
|
|
|
|
|
if (val == NULL)
|
|
|
|
return 0;
|
|
|
|
return atoi(val);
|
|
|
|
}
|
|
|
|
|
2017-10-06 15:45:50 +00:00
|
|
|
/**
|
|
|
|
* Verbs callback to allocate a memory. This function should allocate the space
|
|
|
|
* according to the size provided residing inside a huge page.
|
|
|
|
* Please note that all allocation must respect the alignment from libmlx5
|
|
|
|
* (i.e. currently sysconf(_SC_PAGESIZE)).
|
|
|
|
*
|
|
|
|
* @param[in] size
|
|
|
|
* The size in bytes of the memory to allocate.
|
|
|
|
* @param[in] data
|
|
|
|
* A pointer to the callback data.
|
|
|
|
*
|
|
|
|
* @return
|
|
|
|
* a pointer to the allocate space.
|
|
|
|
*/
|
|
|
|
static void *
|
|
|
|
mlx5_alloc_verbs_buf(size_t size, void *data)
|
|
|
|
{
|
|
|
|
struct priv *priv = data;
|
|
|
|
void *ret;
|
|
|
|
size_t alignment = sysconf(_SC_PAGESIZE);
|
2018-01-22 12:33:38 +00:00
|
|
|
unsigned int socket = SOCKET_ID_ANY;
|
2017-10-06 15:45:50 +00:00
|
|
|
|
2018-01-22 12:33:38 +00:00
|
|
|
if (priv->verbs_alloc_ctx.type == MLX5_VERBS_ALLOC_TYPE_TX_QUEUE) {
|
|
|
|
const struct mlx5_txq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
|
|
|
|
|
|
|
|
socket = ctrl->socket;
|
|
|
|
} else if (priv->verbs_alloc_ctx.type ==
|
|
|
|
MLX5_VERBS_ALLOC_TYPE_RX_QUEUE) {
|
|
|
|
const struct mlx5_rxq_ctrl *ctrl = priv->verbs_alloc_ctx.obj;
|
|
|
|
|
|
|
|
socket = ctrl->socket;
|
|
|
|
}
|
2017-10-06 15:45:50 +00:00
|
|
|
assert(data != NULL);
|
2018-01-22 12:33:38 +00:00
|
|
|
ret = rte_malloc_socket(__func__, size, alignment, socket);
|
2017-10-06 15:45:50 +00:00
|
|
|
DEBUG("Extern alloc size: %lu, align: %lu: %p", size, alignment, ret);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Verbs callback to free a memory.
|
|
|
|
*
|
|
|
|
* @param[in] ptr
|
|
|
|
* A pointer to the memory to free.
|
|
|
|
* @param[in] data
|
|
|
|
* A pointer to the callback data.
|
|
|
|
*/
|
|
|
|
static void
|
|
|
|
mlx5_free_verbs_buf(void *ptr, void *data __rte_unused)
|
|
|
|
{
|
|
|
|
assert(data != NULL);
|
|
|
|
DEBUG("Extern free request: %p", ptr);
|
|
|
|
rte_free(ptr);
|
|
|
|
}
|
|
|
|
|
2015-10-30 18:52:30 +00:00
|
|
|
/**
|
|
|
|
* DPDK callback to close the device.
|
|
|
|
*
|
|
|
|
* Destroy all queues and objects, free memory.
|
|
|
|
*
|
|
|
|
* @param dev
|
|
|
|
* Pointer to Ethernet device structure.
|
|
|
|
*/
|
|
|
|
static void
|
|
|
|
mlx5_dev_close(struct rte_eth_dev *dev)
|
|
|
|
{
|
2017-11-23 09:22:32 +00:00
|
|
|
struct priv *priv = dev->data->dev_private;
|
2015-10-30 18:52:31 +00:00
|
|
|
unsigned int i;
|
2017-10-09 14:44:42 +00:00
|
|
|
int ret;
|
2015-10-30 18:52:30 +00:00
|
|
|
|
|
|
|
priv_lock(priv);
|
|
|
|
DEBUG("%p: closing device \"%s\"",
|
|
|
|
(void *)dev,
|
|
|
|
((priv->ctx != NULL) ? priv->ctx->device->name : ""));
|
2015-10-30 18:55:06 +00:00
|
|
|
/* In case mlx5_dev_stop() has not been called. */
|
2015-10-30 18:57:23 +00:00
|
|
|
priv_dev_interrupt_handler_uninstall(priv, dev);
|
2017-10-09 14:44:55 +00:00
|
|
|
priv_dev_traffic_disable(priv, dev);
|
2015-10-30 18:52:31 +00:00
|
|
|
/* Prevent crashes when queues are still in use. */
|
|
|
|
dev->rx_pkt_burst = removed_rx_burst;
|
|
|
|
dev->tx_pkt_burst = removed_tx_burst;
|
|
|
|
if (priv->rxqs != NULL) {
|
|
|
|
/* XXX race condition if mlx5_rx_burst() is still running. */
|
|
|
|
usleep(1000);
|
2017-10-09 14:44:49 +00:00
|
|
|
for (i = 0; (i != priv->rxqs_n); ++i)
|
|
|
|
mlx5_priv_rxq_release(priv, i);
|
2015-10-30 18:52:31 +00:00
|
|
|
priv->rxqs_n = 0;
|
|
|
|
priv->rxqs = NULL;
|
|
|
|
}
|
|
|
|
if (priv->txqs != NULL) {
|
|
|
|
/* XXX race condition if mlx5_tx_burst() is still running. */
|
|
|
|
usleep(1000);
|
2017-10-09 14:44:48 +00:00
|
|
|
for (i = 0; (i != priv->txqs_n); ++i)
|
|
|
|
mlx5_priv_txq_release(priv, i);
|
2015-10-30 18:52:31 +00:00
|
|
|
priv->txqs_n = 0;
|
|
|
|
priv->txqs = NULL;
|
|
|
|
}
|
2015-10-30 18:52:30 +00:00
|
|
|
if (priv->pd != NULL) {
|
|
|
|
assert(priv->ctx != NULL);
|
2018-01-30 15:34:56 +00:00
|
|
|
claim_zero(mlx5_glue->dealloc_pd(priv->pd));
|
|
|
|
claim_zero(mlx5_glue->close_device(priv->ctx));
|
2015-10-30 18:52:30 +00:00
|
|
|
} else
|
|
|
|
assert(priv->ctx == NULL);
|
2017-10-09 14:44:56 +00:00
|
|
|
if (priv->rss_conf.rss_key != NULL)
|
|
|
|
rte_free(priv->rss_conf.rss_key);
|
2015-11-02 18:11:57 +00:00
|
|
|
if (priv->reta_idx != NULL)
|
|
|
|
rte_free(priv->reta_idx);
|
2017-10-06 15:45:49 +00:00
|
|
|
priv_socket_uninit(priv);
|
2017-10-09 14:44:51 +00:00
|
|
|
ret = mlx5_priv_hrxq_ibv_verify(priv);
|
|
|
|
if (ret)
|
|
|
|
WARN("%p: some Hash Rx queue still remain", (void *)priv);
|
2017-10-09 14:44:50 +00:00
|
|
|
ret = mlx5_priv_ind_table_ibv_verify(priv);
|
|
|
|
if (ret)
|
|
|
|
WARN("%p: some Indirection table still remain", (void *)priv);
|
2017-10-09 14:44:46 +00:00
|
|
|
ret = mlx5_priv_rxq_ibv_verify(priv);
|
|
|
|
if (ret)
|
|
|
|
WARN("%p: some Verbs Rx queue still remain", (void *)priv);
|
2017-10-09 14:44:49 +00:00
|
|
|
ret = mlx5_priv_rxq_verify(priv);
|
|
|
|
if (ret)
|
|
|
|
WARN("%p: some Rx Queues still remain", (void *)priv);
|
2017-10-09 14:44:47 +00:00
|
|
|
ret = mlx5_priv_txq_ibv_verify(priv);
|
|
|
|
if (ret)
|
|
|
|
WARN("%p: some Verbs Tx queue still remain", (void *)priv);
|
2017-10-09 14:44:48 +00:00
|
|
|
ret = mlx5_priv_txq_verify(priv);
|
|
|
|
if (ret)
|
|
|
|
WARN("%p: some Tx Queues still remain", (void *)priv);
|
2017-10-09 14:44:42 +00:00
|
|
|
ret = priv_flow_verify(priv);
|
|
|
|
if (ret)
|
|
|
|
WARN("%p: some flows still remain", (void *)priv);
|
2017-10-09 14:44:45 +00:00
|
|
|
ret = priv_mr_verify(priv);
|
|
|
|
if (ret)
|
|
|
|
WARN("%p: some Memory Region still remain", (void *)priv);
|
2015-10-30 18:52:30 +00:00
|
|
|
priv_unlock(priv);
|
|
|
|
memset(priv, 0, sizeof(*priv));
|
|
|
|
}
|
|
|
|
|
2017-10-09 14:45:06 +00:00
|
|
|
const struct eth_dev_ops mlx5_dev_ops = {
|
2015-10-30 18:52:33 +00:00
|
|
|
.dev_configure = mlx5_dev_configure,
|
|
|
|
.dev_start = mlx5_dev_start,
|
|
|
|
.dev_stop = mlx5_dev_stop,
|
2016-03-17 15:38:54 +00:00
|
|
|
.dev_set_link_down = mlx5_set_link_down,
|
|
|
|
.dev_set_link_up = mlx5_set_link_up,
|
2015-10-30 18:52:30 +00:00
|
|
|
.dev_close = mlx5_dev_close,
|
2015-10-30 18:52:37 +00:00
|
|
|
.promiscuous_enable = mlx5_promiscuous_enable,
|
|
|
|
.promiscuous_disable = mlx5_promiscuous_disable,
|
|
|
|
.allmulticast_enable = mlx5_allmulticast_enable,
|
|
|
|
.allmulticast_disable = mlx5_allmulticast_disable,
|
2015-10-30 18:52:38 +00:00
|
|
|
.link_update = mlx5_link_update,
|
2015-10-30 18:52:36 +00:00
|
|
|
.stats_get = mlx5_stats_get,
|
|
|
|
.stats_reset = mlx5_stats_reset,
|
2017-01-17 14:37:08 +00:00
|
|
|
.xstats_get = mlx5_xstats_get,
|
|
|
|
.xstats_reset = mlx5_xstats_reset,
|
|
|
|
.xstats_get_names = mlx5_xstats_get_names,
|
2015-10-30 18:52:33 +00:00
|
|
|
.dev_infos_get = mlx5_dev_infos_get,
|
2016-03-14 20:50:50 +00:00
|
|
|
.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
|
2015-10-30 18:52:40 +00:00
|
|
|
.vlan_filter_set = mlx5_vlan_filter_set,
|
2015-10-30 18:52:31 +00:00
|
|
|
.rx_queue_setup = mlx5_rx_queue_setup,
|
|
|
|
.tx_queue_setup = mlx5_tx_queue_setup,
|
|
|
|
.rx_queue_release = mlx5_rx_queue_release,
|
|
|
|
.tx_queue_release = mlx5_tx_queue_release,
|
2015-10-30 18:52:39 +00:00
|
|
|
.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
|
|
|
|
.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
|
2015-10-30 18:52:32 +00:00
|
|
|
.mac_addr_remove = mlx5_mac_addr_remove,
|
|
|
|
.mac_addr_add = mlx5_mac_addr_add,
|
2016-01-05 18:00:09 +00:00
|
|
|
.mac_addr_set = mlx5_mac_addr_set,
|
2015-10-30 18:52:35 +00:00
|
|
|
.mtu_set = mlx5_dev_set_mtu,
|
2016-03-03 14:26:44 +00:00
|
|
|
.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
|
|
|
|
.vlan_offload_set = mlx5_vlan_offload_set,
|
2015-11-02 18:11:57 +00:00
|
|
|
.reta_update = mlx5_dev_rss_reta_update,
|
|
|
|
.reta_query = mlx5_dev_rss_reta_query,
|
2015-10-30 18:55:11 +00:00
|
|
|
.rss_hash_update = mlx5_rss_hash_update,
|
|
|
|
.rss_hash_conf_get = mlx5_rss_hash_conf_get,
|
2016-03-03 14:26:43 +00:00
|
|
|
.filter_ctrl = mlx5_dev_filter_ctrl,
|
2017-03-29 08:36:32 +00:00
|
|
|
.rx_descriptor_status = mlx5_rx_descriptor_status,
|
|
|
|
.tx_descriptor_status = mlx5_tx_descriptor_status,
|
2017-03-14 13:03:09 +00:00
|
|
|
.rx_queue_intr_enable = mlx5_rx_intr_enable,
|
|
|
|
.rx_queue_intr_disable = mlx5_rx_intr_disable,
|
2018-01-20 21:12:21 +00:00
|
|
|
.is_removed = mlx5_is_removed,
|
2015-10-30 18:52:30 +00:00
|
|
|
};
|
|
|
|
|
2017-10-06 15:45:51 +00:00
|
|
|
static const struct eth_dev_ops mlx5_dev_sec_ops = {
|
|
|
|
.stats_get = mlx5_stats_get,
|
|
|
|
.stats_reset = mlx5_stats_reset,
|
|
|
|
.xstats_get = mlx5_xstats_get,
|
|
|
|
.xstats_reset = mlx5_xstats_reset,
|
|
|
|
.xstats_get_names = mlx5_xstats_get_names,
|
|
|
|
.dev_infos_get = mlx5_dev_infos_get,
|
|
|
|
.rx_descriptor_status = mlx5_rx_descriptor_status,
|
|
|
|
.tx_descriptor_status = mlx5_tx_descriptor_status,
|
|
|
|
};
|
|
|
|
|
2017-10-09 14:45:06 +00:00
|
|
|
/* Available operators in flow isolated mode. */
|
|
|
|
const struct eth_dev_ops mlx5_dev_ops_isolate = {
|
|
|
|
.dev_configure = mlx5_dev_configure,
|
|
|
|
.dev_start = mlx5_dev_start,
|
|
|
|
.dev_stop = mlx5_dev_stop,
|
|
|
|
.dev_set_link_down = mlx5_set_link_down,
|
|
|
|
.dev_set_link_up = mlx5_set_link_up,
|
|
|
|
.dev_close = mlx5_dev_close,
|
|
|
|
.link_update = mlx5_link_update,
|
|
|
|
.stats_get = mlx5_stats_get,
|
|
|
|
.stats_reset = mlx5_stats_reset,
|
|
|
|
.xstats_get = mlx5_xstats_get,
|
|
|
|
.xstats_reset = mlx5_xstats_reset,
|
|
|
|
.xstats_get_names = mlx5_xstats_get_names,
|
|
|
|
.dev_infos_get = mlx5_dev_infos_get,
|
|
|
|
.dev_supported_ptypes_get = mlx5_dev_supported_ptypes_get,
|
|
|
|
.vlan_filter_set = mlx5_vlan_filter_set,
|
|
|
|
.rx_queue_setup = mlx5_rx_queue_setup,
|
|
|
|
.tx_queue_setup = mlx5_tx_queue_setup,
|
|
|
|
.rx_queue_release = mlx5_rx_queue_release,
|
|
|
|
.tx_queue_release = mlx5_tx_queue_release,
|
|
|
|
.flow_ctrl_get = mlx5_dev_get_flow_ctrl,
|
|
|
|
.flow_ctrl_set = mlx5_dev_set_flow_ctrl,
|
|
|
|
.mac_addr_remove = mlx5_mac_addr_remove,
|
|
|
|
.mac_addr_add = mlx5_mac_addr_add,
|
|
|
|
.mac_addr_set = mlx5_mac_addr_set,
|
|
|
|
.mtu_set = mlx5_dev_set_mtu,
|
|
|
|
.vlan_strip_queue_set = mlx5_vlan_strip_queue_set,
|
|
|
|
.vlan_offload_set = mlx5_vlan_offload_set,
|
|
|
|
.filter_ctrl = mlx5_dev_filter_ctrl,
|
|
|
|
.rx_descriptor_status = mlx5_rx_descriptor_status,
|
|
|
|
.tx_descriptor_status = mlx5_tx_descriptor_status,
|
|
|
|
.rx_queue_intr_enable = mlx5_rx_intr_enable,
|
|
|
|
.rx_queue_intr_disable = mlx5_rx_intr_disable,
|
2018-01-20 21:12:21 +00:00
|
|
|
.is_removed = mlx5_is_removed,
|
2017-10-09 14:45:06 +00:00
|
|
|
};
|
|
|
|
|
2015-10-30 18:52:30 +00:00
|
|
|
static struct {
|
|
|
|
struct rte_pci_addr pci_addr; /* associated PCI address */
|
|
|
|
uint32_t ports; /* physical ports bitfield. */
|
|
|
|
} mlx5_dev[32];
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Get device index in mlx5_dev[] from PCI bus address.
|
|
|
|
*
|
|
|
|
* @param[in] pci_addr
|
|
|
|
* PCI bus address to look for.
|
|
|
|
*
|
|
|
|
* @return
|
|
|
|
* mlx5_dev[] index on success, -1 on failure.
|
|
|
|
*/
|
|
|
|
static int
|
|
|
|
mlx5_dev_idx(struct rte_pci_addr *pci_addr)
|
|
|
|
{
|
|
|
|
unsigned int i;
|
|
|
|
int ret = -1;
|
|
|
|
|
|
|
|
assert(pci_addr != NULL);
|
|
|
|
for (i = 0; (i != RTE_DIM(mlx5_dev)); ++i) {
|
|
|
|
if ((mlx5_dev[i].pci_addr.domain == pci_addr->domain) &&
|
|
|
|
(mlx5_dev[i].pci_addr.bus == pci_addr->bus) &&
|
|
|
|
(mlx5_dev[i].pci_addr.devid == pci_addr->devid) &&
|
|
|
|
(mlx5_dev[i].pci_addr.function == pci_addr->function))
|
|
|
|
return i;
|
|
|
|
if ((mlx5_dev[i].ports == 0) && (ret == -1))
|
|
|
|
ret = i;
|
|
|
|
}
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2016-06-24 13:17:50 +00:00
|
|
|
/**
|
|
|
|
* Verify and store value for device argument.
|
|
|
|
*
|
|
|
|
* @param[in] key
|
|
|
|
* Key argument to verify.
|
|
|
|
* @param[in] val
|
|
|
|
* Value associated with key.
|
|
|
|
* @param opaque
|
|
|
|
* User data.
|
|
|
|
*
|
|
|
|
* @return
|
|
|
|
* 0 on success, negative errno value on failure.
|
|
|
|
*/
|
|
|
|
static int
|
|
|
|
mlx5_args_check(const char *key, const char *val, void *opaque)
|
|
|
|
{
|
2018-01-10 09:16:58 +00:00
|
|
|
struct mlx5_dev_config *config = opaque;
|
2016-06-24 13:17:54 +00:00
|
|
|
unsigned long tmp;
|
2016-06-24 13:17:50 +00:00
|
|
|
|
2016-06-24 13:17:54 +00:00
|
|
|
errno = 0;
|
|
|
|
tmp = strtoul(val, NULL, 0);
|
|
|
|
if (errno) {
|
|
|
|
WARN("%s: \"%s\" is not a valid integer", key, val);
|
|
|
|
return errno;
|
|
|
|
}
|
|
|
|
if (strcmp(MLX5_RXQ_CQE_COMP_EN, key) == 0) {
|
2018-01-10 09:16:58 +00:00
|
|
|
config->cqe_comp = !!tmp;
|
2016-06-24 13:17:56 +00:00
|
|
|
} else if (strcmp(MLX5_TXQ_INLINE, key) == 0) {
|
2018-01-10 09:16:58 +00:00
|
|
|
config->txq_inline = tmp;
|
2016-06-24 13:17:56 +00:00
|
|
|
} else if (strcmp(MLX5_TXQS_MIN_INLINE, key) == 0) {
|
2018-01-10 09:16:58 +00:00
|
|
|
config->txqs_inline = tmp;
|
2016-06-24 13:17:57 +00:00
|
|
|
} else if (strcmp(MLX5_TXQ_MPW_EN, key) == 0) {
|
2018-01-10 09:16:58 +00:00
|
|
|
config->mps = !!tmp ? config->mps : 0;
|
2017-03-15 23:55:44 +00:00
|
|
|
} else if (strcmp(MLX5_TXQ_MPW_HDR_DSEG_EN, key) == 0) {
|
2018-01-10 09:16:58 +00:00
|
|
|
config->mpw_hdr_dseg = !!tmp;
|
2017-03-15 23:55:44 +00:00
|
|
|
} else if (strcmp(MLX5_TXQ_MAX_INLINE_LEN, key) == 0) {
|
2018-01-10 09:16:58 +00:00
|
|
|
config->inline_max_packet_sz = tmp;
|
2017-08-02 15:32:56 +00:00
|
|
|
} else if (strcmp(MLX5_TX_VEC_EN, key) == 0) {
|
2018-01-10 09:16:58 +00:00
|
|
|
config->tx_vec_en = !!tmp;
|
2017-08-02 15:32:56 +00:00
|
|
|
} else if (strcmp(MLX5_RX_VEC_EN, key) == 0) {
|
2018-01-10 09:16:58 +00:00
|
|
|
config->rx_vec_en = !!tmp;
|
2016-06-24 13:17:54 +00:00
|
|
|
} else {
|
|
|
|
WARN("%s: unknown parameter", key);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
return 0;
|
2016-06-24 13:17:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Parse device parameters.
|
|
|
|
*
|
2018-01-10 09:16:58 +00:00
|
|
|
* @param config
|
|
|
|
* Pointer to device configuration structure.
|
2016-06-24 13:17:50 +00:00
|
|
|
* @param devargs
|
|
|
|
* Device arguments structure.
|
|
|
|
*
|
|
|
|
* @return
|
|
|
|
* 0 on success, errno value on failure.
|
|
|
|
*/
|
|
|
|
static int
|
2018-01-10 09:16:58 +00:00
|
|
|
mlx5_args(struct mlx5_dev_config *config, struct rte_devargs *devargs)
|
2016-06-24 13:17:50 +00:00
|
|
|
{
|
|
|
|
const char **params = (const char *[]){
|
2016-06-24 13:17:54 +00:00
|
|
|
MLX5_RXQ_CQE_COMP_EN,
|
2016-06-24 13:17:56 +00:00
|
|
|
MLX5_TXQ_INLINE,
|
|
|
|
MLX5_TXQS_MIN_INLINE,
|
2016-06-24 13:17:57 +00:00
|
|
|
MLX5_TXQ_MPW_EN,
|
2017-03-15 23:55:44 +00:00
|
|
|
MLX5_TXQ_MPW_HDR_DSEG_EN,
|
|
|
|
MLX5_TXQ_MAX_INLINE_LEN,
|
2017-08-02 15:32:56 +00:00
|
|
|
MLX5_TX_VEC_EN,
|
|
|
|
MLX5_RX_VEC_EN,
|
2016-06-24 13:17:50 +00:00
|
|
|
NULL,
|
|
|
|
};
|
|
|
|
struct rte_kvargs *kvlist;
|
|
|
|
int ret = 0;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
if (devargs == NULL)
|
|
|
|
return 0;
|
|
|
|
/* Following UGLY cast is done to pass checkpatch. */
|
|
|
|
kvlist = rte_kvargs_parse(devargs->args, params);
|
|
|
|
if (kvlist == NULL)
|
|
|
|
return 0;
|
|
|
|
/* Process parameters. */
|
|
|
|
for (i = 0; (params[i] != NULL); ++i) {
|
|
|
|
if (rte_kvargs_count(kvlist, params[i])) {
|
|
|
|
ret = rte_kvargs_process(kvlist, params[i],
|
2018-01-10 09:16:58 +00:00
|
|
|
mlx5_args_check, config);
|
2017-01-22 08:24:47 +00:00
|
|
|
if (ret != 0) {
|
|
|
|
rte_kvargs_free(kvlist);
|
2016-06-24 13:17:50 +00:00
|
|
|
return ret;
|
2017-01-22 08:24:47 +00:00
|
|
|
}
|
2016-06-24 13:17:50 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
rte_kvargs_free(kvlist);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2017-04-11 15:44:24 +00:00
|
|
|
static struct rte_pci_driver mlx5_driver;
|
2015-10-30 18:52:30 +00:00
|
|
|
|
2018-01-25 15:00:24 +00:00
|
|
|
/*
|
|
|
|
* Reserved UAR address space for TXQ UAR(hw doorbell) mapping, process
|
|
|
|
* local resource used by both primary and secondary to avoid duplicate
|
|
|
|
* reservation.
|
|
|
|
* The space has to be available on both primary and secondary process,
|
|
|
|
* TXQ UAR maps to this area using fixed mmap w/o double check.
|
|
|
|
*/
|
|
|
|
static void *uar_base;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Reserve UAR address space for primary process.
|
|
|
|
*
|
|
|
|
* @param[in] priv
|
|
|
|
* Pointer to private structure.
|
|
|
|
*
|
|
|
|
* @return
|
|
|
|
* 0 on success, errno value on failure.
|
|
|
|
*/
|
|
|
|
static int
|
|
|
|
priv_uar_init_primary(struct priv *priv)
|
|
|
|
{
|
|
|
|
void *addr = (void *)0;
|
|
|
|
int i;
|
|
|
|
const struct rte_mem_config *mcfg;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (uar_base) { /* UAR address space mapped. */
|
|
|
|
priv->uar_base = uar_base;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
/* find out lower bound of hugepage segments */
|
|
|
|
mcfg = rte_eal_get_configuration()->mem_config;
|
|
|
|
for (i = 0; i < RTE_MAX_MEMSEG && mcfg->memseg[i].addr; i++) {
|
|
|
|
if (addr)
|
|
|
|
addr = RTE_MIN(addr, mcfg->memseg[i].addr);
|
|
|
|
else
|
|
|
|
addr = mcfg->memseg[i].addr;
|
|
|
|
}
|
|
|
|
/* keep distance to hugepages to minimize potential conflicts. */
|
|
|
|
addr = RTE_PTR_SUB(addr, MLX5_UAR_OFFSET + MLX5_UAR_SIZE);
|
|
|
|
/* anonymous mmap, no real memory consumption. */
|
|
|
|
addr = mmap(addr, MLX5_UAR_SIZE,
|
|
|
|
PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
|
|
|
|
if (addr == MAP_FAILED) {
|
|
|
|
ERROR("Failed to reserve UAR address space, please adjust "
|
|
|
|
"MLX5_UAR_SIZE or try --base-virtaddr");
|
|
|
|
ret = ENOMEM;
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
/* Accept either same addr or a new addr returned from mmap if target
|
|
|
|
* range occupied.
|
|
|
|
*/
|
|
|
|
INFO("Reserved UAR address space: %p", addr);
|
|
|
|
priv->uar_base = addr; /* for primary and secondary UAR re-mmap. */
|
|
|
|
uar_base = addr; /* process local, don't reserve again. */
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Reserve UAR address space for secondary process, align with
|
|
|
|
* primary process.
|
|
|
|
*
|
|
|
|
* @param[in] priv
|
|
|
|
* Pointer to private structure.
|
|
|
|
*
|
|
|
|
* @return
|
|
|
|
* 0 on success, errno value on failure.
|
|
|
|
*/
|
|
|
|
static int
|
|
|
|
priv_uar_init_secondary(struct priv *priv)
|
|
|
|
{
|
|
|
|
void *addr;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
assert(priv->uar_base);
|
|
|
|
if (uar_base) { /* already reserved. */
|
|
|
|
assert(uar_base == priv->uar_base);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
/* anonymous mmap, no real memory consumption. */
|
|
|
|
addr = mmap(priv->uar_base, MLX5_UAR_SIZE,
|
|
|
|
PROT_NONE, MAP_PRIVATE | MAP_ANONYMOUS, -1, 0);
|
|
|
|
if (addr == MAP_FAILED) {
|
|
|
|
ERROR("UAR mmap failed: %p size: %llu",
|
|
|
|
priv->uar_base, MLX5_UAR_SIZE);
|
|
|
|
ret = ENXIO;
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
if (priv->uar_base != addr) {
|
|
|
|
ERROR("UAR address %p size %llu occupied, please adjust "
|
|
|
|
"MLX5_UAR_OFFSET or try EAL parameter --base-virtaddr",
|
|
|
|
priv->uar_base, MLX5_UAR_SIZE);
|
|
|
|
ret = ENXIO;
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
uar_base = addr; /* process local, don't reserve again */
|
|
|
|
INFO("Reserved UAR address space: %p", addr);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-10-30 18:52:30 +00:00
|
|
|
/**
|
|
|
|
* DPDK callback to register a PCI device.
|
|
|
|
*
|
|
|
|
* This function creates an Ethernet device for each port of a given
|
|
|
|
* PCI device.
|
|
|
|
*
|
|
|
|
* @param[in] pci_drv
|
|
|
|
* PCI driver structure (mlx5_driver).
|
|
|
|
* @param[in] pci_dev
|
|
|
|
* PCI device information.
|
|
|
|
*
|
|
|
|
* @return
|
|
|
|
* 0 on success, negative errno value on failure.
|
|
|
|
*/
|
|
|
|
static int
|
2016-09-20 12:41:15 +00:00
|
|
|
mlx5_pci_probe(struct rte_pci_driver *pci_drv, struct rte_pci_device *pci_dev)
|
2015-10-30 18:52:30 +00:00
|
|
|
{
|
|
|
|
struct ibv_device **list;
|
|
|
|
struct ibv_device *ibv_dev;
|
|
|
|
int err = 0;
|
|
|
|
struct ibv_context *attr_ctx = NULL;
|
2017-09-26 15:38:24 +00:00
|
|
|
struct ibv_device_attr_ex device_attr;
|
2016-06-08 09:43:30 +00:00
|
|
|
unsigned int sriov;
|
2016-03-17 15:38:58 +00:00
|
|
|
unsigned int mps;
|
2017-10-09 18:46:59 +00:00
|
|
|
unsigned int cqe_comp;
|
2017-09-04 11:43:51 +00:00
|
|
|
unsigned int tunnel_en = 0;
|
2015-10-30 18:52:30 +00:00
|
|
|
int idx;
|
|
|
|
int i;
|
2017-09-26 15:38:24 +00:00
|
|
|
struct mlx5dv_context attrs_out;
|
2017-10-10 14:22:54 +00:00
|
|
|
#ifdef HAVE_IBV_DEVICE_COUNTERS_SET_SUPPORT
|
|
|
|
struct ibv_counter_set_description cs_desc;
|
|
|
|
#endif
|
2015-10-30 18:52:30 +00:00
|
|
|
|
|
|
|
(void)pci_drv;
|
2017-04-11 15:44:24 +00:00
|
|
|
assert(pci_drv == &mlx5_driver);
|
2015-10-30 18:52:30 +00:00
|
|
|
/* Get mlx5_dev[] index. */
|
|
|
|
idx = mlx5_dev_idx(&pci_dev->addr);
|
|
|
|
if (idx == -1) {
|
|
|
|
ERROR("this driver cannot support any more adapters");
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
DEBUG("using driver device index %d", idx);
|
|
|
|
|
|
|
|
/* Save PCI address. */
|
|
|
|
mlx5_dev[idx].pci_addr = pci_dev->addr;
|
2018-01-30 15:34:56 +00:00
|
|
|
list = mlx5_glue->get_device_list(&i);
|
2015-10-30 18:52:30 +00:00
|
|
|
if (list == NULL) {
|
|
|
|
assert(errno);
|
2017-03-28 14:13:12 +00:00
|
|
|
if (errno == ENOSYS)
|
|
|
|
ERROR("cannot list devices, is ib_uverbs loaded?");
|
2015-10-30 18:52:30 +00:00
|
|
|
return -errno;
|
|
|
|
}
|
|
|
|
assert(i >= 0);
|
|
|
|
/*
|
|
|
|
* For each listed device, check related sysfs entry against
|
|
|
|
* the provided PCI ID.
|
|
|
|
*/
|
|
|
|
while (i != 0) {
|
|
|
|
struct rte_pci_addr pci_addr;
|
|
|
|
|
|
|
|
--i;
|
|
|
|
DEBUG("checking device \"%s\"", list[i]->name);
|
|
|
|
if (mlx5_ibv_device_to_pci_addr(list[i], &pci_addr))
|
|
|
|
continue;
|
|
|
|
if ((pci_dev->addr.domain != pci_addr.domain) ||
|
|
|
|
(pci_dev->addr.bus != pci_addr.bus) ||
|
|
|
|
(pci_dev->addr.devid != pci_addr.devid) ||
|
|
|
|
(pci_dev->addr.function != pci_addr.function))
|
|
|
|
continue;
|
2016-06-08 09:43:30 +00:00
|
|
|
sriov = ((pci_dev->id.device_id ==
|
2015-10-30 18:52:30 +00:00
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX4VF) ||
|
|
|
|
(pci_dev->id.device_id ==
|
2017-01-06 00:49:31 +00:00
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF) ||
|
|
|
|
(pci_dev->id.device_id ==
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX5VF) ||
|
|
|
|
(pci_dev->id.device_id ==
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF));
|
|
|
|
switch (pci_dev->id.device_id) {
|
2017-03-02 09:05:44 +00:00
|
|
|
case PCI_DEVICE_ID_MELLANOX_CONNECTX4:
|
|
|
|
tunnel_en = 1;
|
|
|
|
break;
|
2017-01-06 00:49:31 +00:00
|
|
|
case PCI_DEVICE_ID_MELLANOX_CONNECTX4LX:
|
|
|
|
case PCI_DEVICE_ID_MELLANOX_CONNECTX5:
|
|
|
|
case PCI_DEVICE_ID_MELLANOX_CONNECTX5VF:
|
|
|
|
case PCI_DEVICE_ID_MELLANOX_CONNECTX5EX:
|
|
|
|
case PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF:
|
2017-03-02 09:05:44 +00:00
|
|
|
tunnel_en = 1;
|
2017-01-06 00:49:31 +00:00
|
|
|
break;
|
|
|
|
default:
|
2017-09-26 15:38:24 +00:00
|
|
|
break;
|
2017-01-06 00:49:31 +00:00
|
|
|
}
|
2016-06-08 09:43:30 +00:00
|
|
|
INFO("PCI information matches, using device \"%s\""
|
2017-09-26 15:38:24 +00:00
|
|
|
" (SR-IOV: %s)",
|
2016-03-17 15:38:58 +00:00
|
|
|
list[i]->name,
|
2017-09-26 15:38:24 +00:00
|
|
|
sriov ? "true" : "false");
|
2018-01-30 15:34:56 +00:00
|
|
|
attr_ctx = mlx5_glue->open_device(list[i]);
|
2015-10-30 18:52:30 +00:00
|
|
|
err = errno;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (attr_ctx == NULL) {
|
2018-01-30 15:34:56 +00:00
|
|
|
mlx5_glue->free_device_list(list);
|
2015-10-30 18:52:30 +00:00
|
|
|
switch (err) {
|
|
|
|
case 0:
|
2017-03-28 14:13:12 +00:00
|
|
|
ERROR("cannot access device, is mlx5_ib loaded?");
|
|
|
|
return -ENODEV;
|
2015-10-30 18:52:30 +00:00
|
|
|
case EINVAL:
|
2017-03-28 14:13:12 +00:00
|
|
|
ERROR("cannot use device, are drivers up to date?");
|
|
|
|
return -EINVAL;
|
2015-10-30 18:52:30 +00:00
|
|
|
}
|
|
|
|
assert(err > 0);
|
|
|
|
return -err;
|
|
|
|
}
|
|
|
|
ibv_dev = list[i];
|
|
|
|
|
|
|
|
DEBUG("device opened");
|
2017-09-26 15:38:24 +00:00
|
|
|
/*
|
|
|
|
* Multi-packet send is supported by ConnectX-4 Lx PF as well
|
|
|
|
* as all ConnectX-5 devices.
|
|
|
|
*/
|
2018-01-30 15:34:56 +00:00
|
|
|
mlx5_glue->dv_query_device(attr_ctx, &attrs_out);
|
2017-10-16 17:41:56 +00:00
|
|
|
if (attrs_out.flags & MLX5DV_CONTEXT_FLAGS_MPW_ALLOWED) {
|
|
|
|
if (attrs_out.flags & MLX5DV_CONTEXT_FLAGS_ENHANCED_MPW) {
|
|
|
|
DEBUG("Enhanced MPW is supported");
|
|
|
|
mps = MLX5_MPW_ENHANCED;
|
|
|
|
} else {
|
|
|
|
DEBUG("MPW is supported");
|
|
|
|
mps = MLX5_MPW;
|
|
|
|
}
|
2017-09-26 15:38:24 +00:00
|
|
|
} else {
|
2017-10-16 17:41:56 +00:00
|
|
|
DEBUG("MPW isn't supported");
|
2017-09-26 15:38:24 +00:00
|
|
|
mps = MLX5_MPW_DISABLED;
|
|
|
|
}
|
2017-10-09 18:46:59 +00:00
|
|
|
if (RTE_CACHE_LINE_SIZE == 128 &&
|
|
|
|
!(attrs_out.flags & MLX5DV_CONTEXT_FLAGS_CQE_128B_COMP))
|
|
|
|
cqe_comp = 0;
|
|
|
|
else
|
|
|
|
cqe_comp = 1;
|
2018-01-30 15:34:56 +00:00
|
|
|
if (mlx5_glue->query_device_ex(attr_ctx, NULL, &device_attr))
|
2015-10-30 18:52:30 +00:00
|
|
|
goto error;
|
2017-09-26 15:38:24 +00:00
|
|
|
INFO("%u port(s) detected", device_attr.orig_attr.phys_port_cnt);
|
2015-10-30 18:52:30 +00:00
|
|
|
|
2017-09-26 15:38:24 +00:00
|
|
|
for (i = 0; i < device_attr.orig_attr.phys_port_cnt; i++) {
|
2018-01-22 09:30:06 +00:00
|
|
|
char name[RTE_ETH_NAME_MAX_LEN];
|
|
|
|
int len;
|
2015-10-30 18:52:30 +00:00
|
|
|
uint32_t port = i + 1; /* ports are indexed from one */
|
|
|
|
uint32_t test = (1 << i);
|
|
|
|
struct ibv_context *ctx = NULL;
|
|
|
|
struct ibv_port_attr port_attr;
|
|
|
|
struct ibv_pd *pd = NULL;
|
|
|
|
struct priv *priv = NULL;
|
|
|
|
struct rte_eth_dev *eth_dev;
|
2017-09-26 15:38:24 +00:00
|
|
|
struct ibv_device_attr_ex device_attr_ex;
|
2015-10-30 18:52:30 +00:00
|
|
|
struct ether_addr mac;
|
2016-06-08 09:43:30 +00:00
|
|
|
uint16_t num_vfs = 0;
|
2017-10-10 14:22:54 +00:00
|
|
|
struct ibv_device_attr_ex device_attr;
|
2018-01-10 09:16:58 +00:00
|
|
|
struct mlx5_dev_config config = {
|
|
|
|
.cqe_comp = cqe_comp,
|
|
|
|
.mps = mps,
|
|
|
|
.tunnel_en = tunnel_en,
|
|
|
|
.tx_vec_en = 1,
|
|
|
|
.rx_vec_en = 1,
|
|
|
|
.mpw_hdr_dseg = 0,
|
2017-04-18 10:22:27 +00:00
|
|
|
.txq_inline = MLX5_ARG_UNSET,
|
|
|
|
.txqs_inline = MLX5_ARG_UNSET,
|
|
|
|
.inline_max_packet_sz = MLX5_ARG_UNSET,
|
|
|
|
};
|
2015-10-30 18:52:30 +00:00
|
|
|
|
2018-01-22 09:30:06 +00:00
|
|
|
len = snprintf(name, sizeof(name), PCI_PRI_FMT,
|
|
|
|
pci_dev->addr.domain, pci_dev->addr.bus,
|
|
|
|
pci_dev->addr.devid, pci_dev->addr.function);
|
|
|
|
if (device_attr.orig_attr.phys_port_cnt > 1)
|
|
|
|
snprintf(name + len, sizeof(name), " port %u", i);
|
|
|
|
|
2017-10-06 15:45:49 +00:00
|
|
|
mlx5_dev[idx].ports |= test;
|
|
|
|
|
2017-11-23 09:22:33 +00:00
|
|
|
if (rte_eal_process_type() == RTE_PROC_SECONDARY) {
|
2017-10-06 15:45:49 +00:00
|
|
|
eth_dev = rte_eth_dev_attach_secondary(name);
|
|
|
|
if (eth_dev == NULL) {
|
|
|
|
ERROR("can not attach rte ethdev");
|
|
|
|
err = ENOMEM;
|
|
|
|
goto error;
|
|
|
|
}
|
|
|
|
eth_dev->device = &pci_dev->device;
|
2017-10-06 15:45:51 +00:00
|
|
|
eth_dev->dev_ops = &mlx5_dev_sec_ops;
|
2017-10-06 15:45:49 +00:00
|
|
|
priv = eth_dev->data->dev_private;
|
2018-01-25 15:00:24 +00:00
|
|
|
err = priv_uar_init_secondary(priv);
|
|
|
|
if (err < 0) {
|
|
|
|
err = -err;
|
|
|
|
goto error;
|
|
|
|
}
|
2017-10-06 15:45:49 +00:00
|
|
|
/* Receive command fd from primary process */
|
|
|
|
err = priv_socket_connect(priv);
|
|
|
|
if (err < 0) {
|
|
|
|
err = -err;
|
|
|
|
goto error;
|
|
|
|
}
|
|
|
|
/* Remap UAR for Tx queues. */
|
|
|
|
err = priv_tx_uar_remap(priv, err);
|
2018-01-25 15:00:24 +00:00
|
|
|
if (err)
|
2017-10-06 15:45:49 +00:00
|
|
|
goto error;
|
2018-01-10 09:16:57 +00:00
|
|
|
/*
|
|
|
|
* Ethdev pointer is still required as input since
|
|
|
|
* the primary device is not accessible from the
|
|
|
|
* secondary process.
|
|
|
|
*/
|
|
|
|
eth_dev->rx_pkt_burst =
|
|
|
|
priv_select_rx_function(priv, eth_dev);
|
|
|
|
eth_dev->tx_pkt_burst =
|
|
|
|
priv_select_tx_function(priv, eth_dev);
|
2017-10-06 15:45:49 +00:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2015-10-30 18:52:30 +00:00
|
|
|
DEBUG("using port %u (%08" PRIx32 ")", port, test);
|
|
|
|
|
2018-01-30 15:34:56 +00:00
|
|
|
ctx = mlx5_glue->open_device(ibv_dev);
|
2017-08-13 12:25:12 +00:00
|
|
|
if (ctx == NULL) {
|
|
|
|
err = ENODEV;
|
2015-10-30 18:52:30 +00:00
|
|
|
goto port_error;
|
2017-08-13 12:25:12 +00:00
|
|
|
}
|
2015-10-30 18:52:30 +00:00
|
|
|
|
2018-01-30 15:34:56 +00:00
|
|
|
mlx5_glue->query_device_ex(ctx, NULL, &device_attr);
|
2015-10-30 18:52:30 +00:00
|
|
|
/* Check port status. */
|
2018-01-30 15:34:56 +00:00
|
|
|
err = mlx5_glue->query_port(ctx, port, &port_attr);
|
2015-10-30 18:52:30 +00:00
|
|
|
if (err) {
|
|
|
|
ERROR("port query failed: %s", strerror(err));
|
|
|
|
goto port_error;
|
|
|
|
}
|
2016-03-03 14:27:35 +00:00
|
|
|
|
|
|
|
if (port_attr.link_layer != IBV_LINK_LAYER_ETHERNET) {
|
|
|
|
ERROR("port %d is not configured in Ethernet mode",
|
|
|
|
port);
|
2017-08-13 12:25:12 +00:00
|
|
|
err = EINVAL;
|
2016-03-03 14:27:35 +00:00
|
|
|
goto port_error;
|
|
|
|
}
|
|
|
|
|
2015-10-30 18:52:30 +00:00
|
|
|
if (port_attr.state != IBV_PORT_ACTIVE)
|
|
|
|
DEBUG("port %d is not active: \"%s\" (%d)",
|
2018-01-30 15:34:56 +00:00
|
|
|
port, mlx5_glue->port_state_str(port_attr.state),
|
2015-10-30 18:52:30 +00:00
|
|
|
port_attr.state);
|
|
|
|
|
|
|
|
/* Allocate protection domain. */
|
2018-01-30 15:34:56 +00:00
|
|
|
pd = mlx5_glue->alloc_pd(ctx);
|
2015-10-30 18:52:30 +00:00
|
|
|
if (pd == NULL) {
|
|
|
|
ERROR("PD allocation failure");
|
|
|
|
err = ENOMEM;
|
|
|
|
goto port_error;
|
|
|
|
}
|
|
|
|
|
|
|
|
mlx5_dev[idx].ports |= test;
|
|
|
|
|
|
|
|
/* from rte_ethdev.c */
|
|
|
|
priv = rte_zmalloc("ethdev private structure",
|
|
|
|
sizeof(*priv),
|
|
|
|
RTE_CACHE_LINE_SIZE);
|
|
|
|
if (priv == NULL) {
|
|
|
|
ERROR("priv allocation failure");
|
|
|
|
err = ENOMEM;
|
|
|
|
goto port_error;
|
|
|
|
}
|
|
|
|
|
|
|
|
priv->ctx = ctx;
|
2017-10-06 15:45:51 +00:00
|
|
|
strncpy(priv->ibdev_path, priv->ctx->device->ibdev_path,
|
|
|
|
sizeof(priv->ibdev_path));
|
2015-10-30 18:52:30 +00:00
|
|
|
priv->device_attr = device_attr;
|
|
|
|
priv->port = port;
|
|
|
|
priv->pd = pd;
|
|
|
|
priv->mtu = ETHER_MTU;
|
2018-01-10 09:16:58 +00:00
|
|
|
err = mlx5_args(&config, pci_dev->device.devargs);
|
2016-06-24 13:17:50 +00:00
|
|
|
if (err) {
|
|
|
|
ERROR("failed to process device arguments: %s",
|
|
|
|
strerror(err));
|
|
|
|
goto port_error;
|
|
|
|
}
|
2018-01-30 15:34:56 +00:00
|
|
|
if (mlx5_glue->query_device_ex(ctx, NULL, &device_attr_ex)) {
|
2017-09-26 15:38:24 +00:00
|
|
|
ERROR("ibv_query_device_ex() failed");
|
2015-10-30 18:52:30 +00:00
|
|
|
goto port_error;
|
|
|
|
}
|
|
|
|
|
2018-01-10 09:16:58 +00:00
|
|
|
config.hw_csum = !!(device_attr_ex.device_cap_flags_ex &
|
|
|
|
IBV_DEVICE_RAW_IP_CSUM);
|
2015-10-30 18:52:30 +00:00
|
|
|
DEBUG("checksum offloading is %ssupported",
|
2018-01-10 09:16:58 +00:00
|
|
|
(config.hw_csum ? "" : "not "));
|
2015-10-30 18:52:30 +00:00
|
|
|
|
2017-09-26 15:38:24 +00:00
|
|
|
#ifdef HAVE_IBV_DEVICE_VXLAN_SUPPORT
|
2018-01-10 09:16:58 +00:00
|
|
|
config.hw_csum_l2tun =
|
|
|
|
!!(exp_device_attr.exp_device_cap_flags &
|
|
|
|
IBV_DEVICE_VXLAN_SUPPORT);
|
2017-09-26 15:38:24 +00:00
|
|
|
#endif
|
2017-11-20 15:35:47 +00:00
|
|
|
DEBUG("Rx L2 tunnel checksum offloads are %ssupported",
|
2018-01-10 09:16:58 +00:00
|
|
|
(config.hw_csum_l2tun ? "" : "not "));
|
2015-10-30 18:52:30 +00:00
|
|
|
|
2017-10-10 14:22:54 +00:00
|
|
|
#ifdef HAVE_IBV_DEVICE_COUNTERS_SET_SUPPORT
|
2018-01-10 09:16:59 +00:00
|
|
|
config.flow_counter_en = !!(device_attr.max_counter_sets);
|
2018-01-30 15:34:56 +00:00
|
|
|
mlx5_glue->describe_counter_set(ctx, 0, &cs_desc);
|
2017-10-10 14:22:54 +00:00
|
|
|
DEBUG("counter type = %d, num of cs = %ld, attributes = %d",
|
|
|
|
cs_desc.counter_type, cs_desc.num_of_cs,
|
|
|
|
cs_desc.attributes);
|
|
|
|
#endif
|
2018-01-10 09:16:58 +00:00
|
|
|
config.ind_table_max_size =
|
2017-09-26 15:38:24 +00:00
|
|
|
device_attr_ex.rss_caps.max_rwq_indirection_table_size;
|
2015-11-03 17:15:13 +00:00
|
|
|
/* Remove this check once DPDK supports larger/variable
|
|
|
|
* indirection tables. */
|
2018-01-10 09:16:58 +00:00
|
|
|
if (config.ind_table_max_size >
|
2017-01-18 00:39:29 +00:00
|
|
|
(unsigned int)ETH_RSS_RETA_SIZE_512)
|
2018-01-10 09:16:58 +00:00
|
|
|
config.ind_table_max_size = ETH_RSS_RETA_SIZE_512;
|
2015-10-30 18:55:08 +00:00
|
|
|
DEBUG("maximum RX indirection table size is %u",
|
2018-01-10 09:16:58 +00:00
|
|
|
config.ind_table_max_size);
|
|
|
|
config.hw_vlan_strip = !!(device_attr_ex.raw_packet_caps &
|
2017-09-26 15:38:24 +00:00
|
|
|
IBV_RAW_PACKET_CAP_CVLAN_STRIPPING);
|
2016-03-03 14:26:44 +00:00
|
|
|
DEBUG("VLAN stripping is %ssupported",
|
2018-01-10 09:16:58 +00:00
|
|
|
(config.hw_vlan_strip ? "" : "not "));
|
2015-10-30 18:55:08 +00:00
|
|
|
|
2018-02-01 18:53:53 +00:00
|
|
|
config.hw_fcs_strip = !!(device_attr_ex.raw_packet_caps &
|
|
|
|
IBV_RAW_PACKET_CAP_SCATTER_FCS);
|
2016-03-17 15:38:56 +00:00
|
|
|
DEBUG("FCS stripping configuration is %ssupported",
|
2018-01-10 09:16:58 +00:00
|
|
|
(config.hw_fcs_strip ? "" : "not "));
|
2016-03-17 15:38:56 +00:00
|
|
|
|
2017-09-26 15:38:24 +00:00
|
|
|
#ifdef HAVE_IBV_WQ_FLAG_RX_END_PADDING
|
2018-01-10 09:16:58 +00:00
|
|
|
config.hw_padding = !!device_attr_ex.rx_pad_end_addr_align;
|
2017-09-26 15:38:24 +00:00
|
|
|
#endif
|
2016-03-17 15:38:57 +00:00
|
|
|
DEBUG("hardware RX end alignment padding is %ssupported",
|
2018-01-10 09:16:58 +00:00
|
|
|
(config.hw_padding ? "" : "not "));
|
2016-03-17 15:38:57 +00:00
|
|
|
|
2016-06-08 09:43:30 +00:00
|
|
|
priv_get_num_vfs(priv, &num_vfs);
|
2018-01-10 09:16:58 +00:00
|
|
|
config.sriov = (num_vfs || sriov);
|
2018-01-10 09:17:00 +00:00
|
|
|
config.tso = ((device_attr_ex.tso_caps.max_tso > 0) &&
|
|
|
|
(device_attr_ex.tso_caps.supported_qpts &
|
|
|
|
(1 << IBV_QPT_RAW_PACKET)));
|
2018-01-10 09:16:58 +00:00
|
|
|
if (config.tso)
|
|
|
|
config.tso_max_payload_sz =
|
|
|
|
device_attr_ex.tso_caps.max_tso;
|
|
|
|
if (config.mps && !mps) {
|
2016-06-24 13:17:57 +00:00
|
|
|
ERROR("multi-packet send not supported on this device"
|
|
|
|
" (" MLX5_TXQ_MPW_EN ")");
|
|
|
|
err = ENOTSUP;
|
|
|
|
goto port_error;
|
|
|
|
}
|
2017-03-15 23:55:44 +00:00
|
|
|
INFO("%sMPS is %s",
|
2018-01-10 09:16:58 +00:00
|
|
|
config.mps == MLX5_MPW_ENHANCED ? "Enhanced " : "",
|
|
|
|
config.mps != MLX5_MPW_DISABLED ? "enabled" : "disabled");
|
|
|
|
if (config.cqe_comp && !cqe_comp) {
|
2017-10-09 18:46:59 +00:00
|
|
|
WARN("Rx CQE compression isn't supported");
|
2018-01-10 09:16:58 +00:00
|
|
|
config.cqe_comp = 0;
|
2017-10-09 18:46:59 +00:00
|
|
|
}
|
2018-01-25 15:00:24 +00:00
|
|
|
err = priv_uar_init_primary(priv);
|
|
|
|
if (err)
|
|
|
|
goto port_error;
|
2015-10-30 18:52:30 +00:00
|
|
|
/* Configure the first MAC address by default. */
|
|
|
|
if (priv_get_mac(priv, &mac.addr_bytes)) {
|
|
|
|
ERROR("cannot get MAC address, is mlx5_en loaded?"
|
|
|
|
" (errno: %s)", strerror(errno));
|
2017-08-13 12:25:12 +00:00
|
|
|
err = ENODEV;
|
2015-10-30 18:52:30 +00:00
|
|
|
goto port_error;
|
|
|
|
}
|
|
|
|
INFO("port %u MAC address is %02x:%02x:%02x:%02x:%02x:%02x",
|
|
|
|
priv->port,
|
|
|
|
mac.addr_bytes[0], mac.addr_bytes[1],
|
|
|
|
mac.addr_bytes[2], mac.addr_bytes[3],
|
|
|
|
mac.addr_bytes[4], mac.addr_bytes[5]);
|
|
|
|
#ifndef NDEBUG
|
|
|
|
{
|
|
|
|
char ifname[IF_NAMESIZE];
|
|
|
|
|
|
|
|
if (priv_get_ifname(priv, &ifname) == 0)
|
|
|
|
DEBUG("port %u ifname is \"%s\"",
|
|
|
|
priv->port, ifname);
|
|
|
|
else
|
|
|
|
DEBUG("port %u ifname is unknown", priv->port);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
/* Get actual MTU if possible. */
|
|
|
|
priv_get_mtu(priv, &priv->mtu);
|
|
|
|
DEBUG("port %u MTU is %u", priv->port, priv->mtu);
|
|
|
|
|
2018-01-22 09:30:06 +00:00
|
|
|
eth_dev = rte_eth_dev_allocate(name);
|
2015-10-30 18:52:30 +00:00
|
|
|
if (eth_dev == NULL) {
|
|
|
|
ERROR("can not allocate rte ethdev");
|
|
|
|
err = ENOMEM;
|
|
|
|
goto port_error;
|
|
|
|
}
|
2017-08-23 08:15:10 +00:00
|
|
|
eth_dev->data->dev_private = priv;
|
|
|
|
eth_dev->data->mac_addrs = priv->mac;
|
2016-12-23 15:58:11 +00:00
|
|
|
eth_dev->device = &pci_dev->device;
|
2015-11-03 13:01:56 +00:00
|
|
|
rte_eth_copy_pci_info(eth_dev, pci_dev);
|
2017-04-11 15:44:24 +00:00
|
|
|
eth_dev->device->driver = &mlx5_driver.driver;
|
2018-01-25 16:04:28 +00:00
|
|
|
/*
|
|
|
|
* Initialize burst functions to prevent crashes before link-up.
|
|
|
|
*/
|
|
|
|
eth_dev->rx_pkt_burst = removed_rx_burst;
|
|
|
|
eth_dev->tx_pkt_burst = removed_tx_burst;
|
2015-10-30 18:52:30 +00:00
|
|
|
priv->dev = eth_dev;
|
|
|
|
eth_dev->dev_ops = &mlx5_dev_ops;
|
2017-10-09 14:44:55 +00:00
|
|
|
/* Register MAC address. */
|
|
|
|
claim_zero(mlx5_mac_addr_add(eth_dev, &mac, 0, 0));
|
2017-05-29 09:40:58 +00:00
|
|
|
TAILQ_INIT(&priv->flows);
|
2017-10-09 14:44:53 +00:00
|
|
|
TAILQ_INIT(&priv->ctrl_flows);
|
2016-03-17 15:38:55 +00:00
|
|
|
|
2017-10-06 15:45:50 +00:00
|
|
|
/* Hint libmlx5 to use PMD allocator for data plane resources */
|
|
|
|
struct mlx5dv_ctx_allocators alctr = {
|
|
|
|
.alloc = &mlx5_alloc_verbs_buf,
|
|
|
|
.free = &mlx5_free_verbs_buf,
|
|
|
|
.data = priv,
|
|
|
|
};
|
2018-01-30 15:34:56 +00:00
|
|
|
mlx5_glue->dv_set_context_attr(ctx,
|
|
|
|
MLX5DV_CTX_ATTR_BUF_ALLOCATORS,
|
|
|
|
(void *)((uintptr_t)&alctr));
|
2017-10-06 15:45:50 +00:00
|
|
|
|
2015-10-30 18:52:30 +00:00
|
|
|
/* Bring Ethernet device up. */
|
|
|
|
DEBUG("forcing Ethernet interface up");
|
|
|
|
priv_set_flags(priv, ~IFF_UP, IFF_UP);
|
2018-01-10 09:16:58 +00:00
|
|
|
/* Store device configuration on private structure. */
|
|
|
|
priv->config = config;
|
2015-10-30 18:52:30 +00:00
|
|
|
continue;
|
|
|
|
|
|
|
|
port_error:
|
2017-10-09 14:44:56 +00:00
|
|
|
if (priv)
|
2016-03-03 14:27:34 +00:00
|
|
|
rte_free(priv);
|
2015-10-30 18:52:30 +00:00
|
|
|
if (pd)
|
2018-01-30 15:34:56 +00:00
|
|
|
claim_zero(mlx5_glue->dealloc_pd(pd));
|
2015-10-30 18:52:30 +00:00
|
|
|
if (ctx)
|
2018-01-30 15:34:56 +00:00
|
|
|
claim_zero(mlx5_glue->close_device(ctx));
|
2015-10-30 18:52:30 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* XXX if something went wrong in the loop above, there is a resource
|
|
|
|
* leak (ctx, pd, priv, dpdk ethdev) but we can do nothing about it as
|
|
|
|
* long as the dpdk does not provide a way to deallocate a ethdev and a
|
|
|
|
* way to enumerate the registered ethdevs to free the previous ones.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* no port found, complain */
|
|
|
|
if (!mlx5_dev[idx].ports) {
|
|
|
|
err = ENODEV;
|
|
|
|
goto error;
|
|
|
|
}
|
|
|
|
|
|
|
|
error:
|
|
|
|
if (attr_ctx)
|
2018-01-30 15:34:56 +00:00
|
|
|
claim_zero(mlx5_glue->close_device(attr_ctx));
|
2015-10-30 18:52:30 +00:00
|
|
|
if (list)
|
2018-01-30 15:34:56 +00:00
|
|
|
mlx5_glue->free_device_list(list);
|
2015-10-30 18:52:30 +00:00
|
|
|
assert(err >= 0);
|
|
|
|
return -err;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct rte_pci_id mlx5_pci_id_map[] = {
|
|
|
|
{
|
2016-06-24 13:17:40 +00:00
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX4)
|
2015-10-30 18:52:30 +00:00
|
|
|
},
|
|
|
|
{
|
2016-06-24 13:17:40 +00:00
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX4VF)
|
2015-10-30 18:52:30 +00:00
|
|
|
},
|
|
|
|
{
|
2016-06-24 13:17:40 +00:00
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX4LX)
|
2015-10-30 18:52:30 +00:00
|
|
|
},
|
|
|
|
{
|
2016-06-24 13:17:40 +00:00
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF)
|
2015-10-30 18:52:30 +00:00
|
|
|
},
|
2017-01-06 00:49:31 +00:00
|
|
|
{
|
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX5)
|
|
|
|
},
|
|
|
|
{
|
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX5VF)
|
|
|
|
},
|
|
|
|
{
|
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX5EX)
|
|
|
|
},
|
|
|
|
{
|
|
|
|
RTE_PCI_DEVICE(PCI_VENDOR_ID_MELLANOX,
|
|
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF)
|
|
|
|
},
|
2015-10-30 18:52:30 +00:00
|
|
|
{
|
|
|
|
.vendor_id = 0
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2017-04-11 15:44:24 +00:00
|
|
|
static struct rte_pci_driver mlx5_driver = {
|
|
|
|
.driver = {
|
|
|
|
.name = MLX5_DRIVER_NAME
|
2015-10-30 18:52:30 +00:00
|
|
|
},
|
2017-04-11 15:44:24 +00:00
|
|
|
.id_table = mlx5_pci_id_map,
|
|
|
|
.probe = mlx5_pci_probe,
|
2017-09-08 10:47:45 +00:00
|
|
|
.drv_flags = RTE_PCI_DRV_INTR_LSC | RTE_PCI_DRV_INTR_RMV,
|
2015-10-30 18:52:30 +00:00
|
|
|
};
|
|
|
|
|
2018-01-30 15:34:58 +00:00
|
|
|
#ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Initialization routine for run-time dependency on rdma-core.
|
|
|
|
*/
|
|
|
|
static int
|
|
|
|
mlx5_glue_init(void)
|
|
|
|
{
|
|
|
|
void *handle = NULL;
|
|
|
|
void **sym;
|
|
|
|
const char *dlmsg;
|
|
|
|
|
|
|
|
handle = dlopen(MLX5_GLUE, RTLD_LAZY);
|
|
|
|
if (!handle) {
|
|
|
|
rte_errno = EINVAL;
|
|
|
|
dlmsg = dlerror();
|
|
|
|
if (dlmsg)
|
|
|
|
WARN("cannot load glue library: %s", dlmsg);
|
|
|
|
goto glue_error;
|
|
|
|
}
|
|
|
|
sym = dlsym(handle, "mlx5_glue");
|
|
|
|
if (!sym || !*sym) {
|
|
|
|
rte_errno = EINVAL;
|
|
|
|
dlmsg = dlerror();
|
|
|
|
if (dlmsg)
|
|
|
|
ERROR("cannot resolve glue symbol: %s", dlmsg);
|
|
|
|
goto glue_error;
|
|
|
|
}
|
|
|
|
mlx5_glue = *sym;
|
|
|
|
return 0;
|
|
|
|
glue_error:
|
|
|
|
if (handle)
|
|
|
|
dlclose(handle);
|
|
|
|
WARN("cannot initialize PMD due to missing run-time"
|
|
|
|
" dependency on rdma-core libraries (libibverbs,"
|
|
|
|
" libmlx5)");
|
|
|
|
return -rte_errno;
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|
|
|
|
|
2015-10-30 18:52:30 +00:00
|
|
|
/**
|
|
|
|
* Driver initialization routine.
|
|
|
|
*/
|
2016-09-20 12:41:20 +00:00
|
|
|
RTE_INIT(rte_mlx5_pmd_init);
|
|
|
|
static void
|
|
|
|
rte_mlx5_pmd_init(void)
|
2015-10-30 18:52:30 +00:00
|
|
|
{
|
2017-07-26 19:29:33 +00:00
|
|
|
/* Build the static table for ptype conversion. */
|
|
|
|
mlx5_set_ptype_table();
|
2015-10-30 18:52:30 +00:00
|
|
|
/*
|
|
|
|
* RDMAV_HUGEPAGES_SAFE tells ibv_fork_init() we intend to use
|
|
|
|
* huge pages. Calling ibv_fork_init() during init allows
|
|
|
|
* applications to use fork() safely for purposes other than
|
|
|
|
* using this PMD, which is not supported in forked processes.
|
|
|
|
*/
|
|
|
|
setenv("RDMAV_HUGEPAGES_SAFE", "1", 1);
|
2017-10-09 18:46:58 +00:00
|
|
|
/* Match the size of Rx completion entry to the size of a cacheline. */
|
|
|
|
if (RTE_CACHE_LINE_SIZE == 128)
|
|
|
|
setenv("MLX5_CQE_SIZE", "128", 0);
|
2018-01-30 15:34:58 +00:00
|
|
|
#ifdef RTE_LIBRTE_MLX5_DLOPEN_DEPS
|
|
|
|
if (mlx5_glue_init())
|
|
|
|
return;
|
|
|
|
assert(mlx5_glue);
|
|
|
|
#endif
|
2018-01-30 15:34:56 +00:00
|
|
|
mlx5_glue->fork_init();
|
2017-05-04 14:48:59 +00:00
|
|
|
rte_pci_register(&mlx5_driver);
|
2015-10-30 18:52:30 +00:00
|
|
|
}
|
|
|
|
|
2016-10-10 05:43:15 +00:00
|
|
|
RTE_PMD_EXPORT_NAME(net_mlx5, __COUNTER__);
|
|
|
|
RTE_PMD_REGISTER_PCI_TABLE(net_mlx5, mlx5_pci_id_map);
|
2016-12-15 13:46:39 +00:00
|
|
|
RTE_PMD_REGISTER_KMOD_DEP(net_mlx5, "* ib_uverbs & mlx5_core & mlx5_ib");
|