2012-12-19 23:00:00 +00:00
|
|
|
/*******************************************************************************
|
|
|
|
|
2015-06-05 05:21:33 +00:00
|
|
|
Copyright (c) 2001-2015, Intel Corporation
|
2012-12-19 23:00:00 +00:00
|
|
|
All rights reserved.
|
|
|
|
|
|
|
|
Redistribution and use in source and binary forms, with or without
|
|
|
|
modification, are permitted provided that the following conditions are met:
|
|
|
|
|
|
|
|
1. Redistributions of source code must retain the above copyright notice,
|
|
|
|
this list of conditions and the following disclaimer.
|
|
|
|
|
|
|
|
2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
notice, this list of conditions and the following disclaimer in the
|
|
|
|
documentation and/or other materials provided with the distribution.
|
|
|
|
|
|
|
|
3. Neither the name of the Intel Corporation nor the names of its
|
|
|
|
contributors may be used to endorse or promote products derived from
|
|
|
|
this software without specific prior written permission.
|
|
|
|
|
|
|
|
THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
|
|
|
AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
|
|
IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
|
|
ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
|
|
|
|
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
|
|
|
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
|
|
|
SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
|
|
|
INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
|
|
|
CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
|
|
ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
|
|
|
|
***************************************************************************/
|
|
|
|
|
|
|
|
|
|
|
|
#include "ixgbe_type.h"
|
|
|
|
#include "ixgbe_dcb.h"
|
|
|
|
#include "ixgbe_dcb_82598.h"
|
|
|
|
|
|
|
|
/**
|
|
|
|
* ixgbe_dcb_get_tc_stats_82598 - Return status data for each traffic class
|
|
|
|
* @hw: pointer to hardware structure
|
|
|
|
* @stats: pointer to statistics structure
|
|
|
|
* @tc_count: Number of elements in bwg_array.
|
|
|
|
*
|
|
|
|
* This function returns the status data for each of the Traffic Classes in use.
|
|
|
|
*/
|
|
|
|
s32 ixgbe_dcb_get_tc_stats_82598(struct ixgbe_hw *hw,
|
|
|
|
struct ixgbe_hw_stats *stats,
|
|
|
|
u8 tc_count)
|
|
|
|
{
|
|
|
|
int tc;
|
|
|
|
|
|
|
|
DEBUGFUNC("dcb_get_tc_stats");
|
|
|
|
|
|
|
|
if (tc_count > IXGBE_DCB_MAX_TRAFFIC_CLASS)
|
|
|
|
return IXGBE_ERR_PARAM;
|
|
|
|
|
|
|
|
/* Statistics pertaining to each traffic class */
|
|
|
|
for (tc = 0; tc < tc_count; tc++) {
|
|
|
|
/* Transmitted Packets */
|
|
|
|
stats->qptc[tc] += IXGBE_READ_REG(hw, IXGBE_QPTC(tc));
|
|
|
|
/* Transmitted Bytes */
|
|
|
|
stats->qbtc[tc] += IXGBE_READ_REG(hw, IXGBE_QBTC(tc));
|
|
|
|
/* Received Packets */
|
|
|
|
stats->qprc[tc] += IXGBE_READ_REG(hw, IXGBE_QPRC(tc));
|
|
|
|
/* Received Bytes */
|
|
|
|
stats->qbrc[tc] += IXGBE_READ_REG(hw, IXGBE_QBRC(tc));
|
|
|
|
|
|
|
|
#if 0
|
|
|
|
/* Can we get rid of these?? Consequently, getting rid
|
|
|
|
* of the tc_stats structure.
|
|
|
|
*/
|
|
|
|
tc_stats_array[up]->in_overflow_discards = 0;
|
|
|
|
tc_stats_array[up]->out_overflow_discards = 0;
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
return IXGBE_SUCCESS;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* ixgbe_dcb_get_pfc_stats_82598 - Returns CBFC status data
|
|
|
|
* @hw: pointer to hardware structure
|
|
|
|
* @stats: pointer to statistics structure
|
|
|
|
* @tc_count: Number of elements in bwg_array.
|
|
|
|
*
|
|
|
|
* This function returns the CBFC status data for each of the Traffic Classes.
|
|
|
|
*/
|
|
|
|
s32 ixgbe_dcb_get_pfc_stats_82598(struct ixgbe_hw *hw,
|
|
|
|
struct ixgbe_hw_stats *stats,
|
|
|
|
u8 tc_count)
|
|
|
|
{
|
|
|
|
int tc;
|
|
|
|
|
|
|
|
DEBUGFUNC("dcb_get_pfc_stats");
|
|
|
|
|
|
|
|
if (tc_count > IXGBE_DCB_MAX_TRAFFIC_CLASS)
|
|
|
|
return IXGBE_ERR_PARAM;
|
|
|
|
|
|
|
|
for (tc = 0; tc < tc_count; tc++) {
|
|
|
|
/* Priority XOFF Transmitted */
|
|
|
|
stats->pxofftxc[tc] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(tc));
|
|
|
|
/* Priority XOFF Received */
|
|
|
|
stats->pxoffrxc[tc] += IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(tc));
|
|
|
|
}
|
|
|
|
|
|
|
|
return IXGBE_SUCCESS;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* ixgbe_dcb_config_rx_arbiter_82598 - Config Rx data arbiter
|
|
|
|
* @hw: pointer to hardware structure
|
|
|
|
* @dcb_config: pointer to ixgbe_dcb_config structure
|
|
|
|
*
|
|
|
|
* Configure Rx Data Arbiter and credits for each traffic class.
|
|
|
|
*/
|
|
|
|
s32 ixgbe_dcb_config_rx_arbiter_82598(struct ixgbe_hw *hw, u16 *refill,
|
|
|
|
u16 *max, u8 *tsa)
|
|
|
|
{
|
|
|
|
u32 reg = 0;
|
|
|
|
u32 credit_refill = 0;
|
|
|
|
u32 credit_max = 0;
|
|
|
|
u8 i = 0;
|
|
|
|
|
|
|
|
reg = IXGBE_READ_REG(hw, IXGBE_RUPPBMR) | IXGBE_RUPPBMR_MQA;
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_RUPPBMR, reg);
|
|
|
|
|
|
|
|
reg = IXGBE_READ_REG(hw, IXGBE_RMCS);
|
|
|
|
/* Enable Arbiter */
|
|
|
|
reg &= ~IXGBE_RMCS_ARBDIS;
|
|
|
|
/* Enable Receive Recycle within the BWG */
|
|
|
|
reg |= IXGBE_RMCS_RRM;
|
|
|
|
/* Enable Deficit Fixed Priority arbitration*/
|
|
|
|
reg |= IXGBE_RMCS_DFP;
|
|
|
|
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_RMCS, reg);
|
|
|
|
|
|
|
|
/* Configure traffic class credits and priority */
|
|
|
|
for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
|
|
|
|
credit_refill = refill[i];
|
|
|
|
credit_max = max[i];
|
|
|
|
|
|
|
|
reg = credit_refill | (credit_max << IXGBE_RT2CR_MCL_SHIFT);
|
|
|
|
|
|
|
|
if (tsa[i] == ixgbe_dcb_tsa_strict)
|
|
|
|
reg |= IXGBE_RT2CR_LSP;
|
|
|
|
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_RT2CR(i), reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
reg = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
|
|
|
|
reg |= IXGBE_RDRXCTL_RDMTS_1_2;
|
|
|
|
reg |= IXGBE_RDRXCTL_MPBEN;
|
|
|
|
reg |= IXGBE_RDRXCTL_MCEN;
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, reg);
|
|
|
|
|
|
|
|
reg = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
|
|
|
|
/* Make sure there is enough descriptors before arbitration */
|
|
|
|
reg &= ~IXGBE_RXCTRL_DMBYPS;
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, reg);
|
|
|
|
|
|
|
|
return IXGBE_SUCCESS;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* ixgbe_dcb_config_tx_desc_arbiter_82598 - Config Tx Desc. arbiter
|
|
|
|
* @hw: pointer to hardware structure
|
|
|
|
* @dcb_config: pointer to ixgbe_dcb_config structure
|
|
|
|
*
|
|
|
|
* Configure Tx Descriptor Arbiter and credits for each traffic class.
|
|
|
|
*/
|
|
|
|
s32 ixgbe_dcb_config_tx_desc_arbiter_82598(struct ixgbe_hw *hw,
|
|
|
|
u16 *refill, u16 *max, u8 *bwg_id,
|
|
|
|
u8 *tsa)
|
|
|
|
{
|
|
|
|
u32 reg, max_credits;
|
|
|
|
u8 i;
|
|
|
|
|
|
|
|
reg = IXGBE_READ_REG(hw, IXGBE_DPMCS);
|
|
|
|
|
|
|
|
/* Enable arbiter */
|
|
|
|
reg &= ~IXGBE_DPMCS_ARBDIS;
|
|
|
|
reg |= IXGBE_DPMCS_TSOEF;
|
|
|
|
|
|
|
|
/* Configure Max TSO packet size 34KB including payload and headers */
|
|
|
|
reg |= (0x4 << IXGBE_DPMCS_MTSOS_SHIFT);
|
|
|
|
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_DPMCS, reg);
|
|
|
|
|
|
|
|
/* Configure traffic class credits and priority */
|
|
|
|
for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
|
|
|
|
max_credits = max[i];
|
|
|
|
reg = max_credits << IXGBE_TDTQ2TCCR_MCL_SHIFT;
|
|
|
|
reg |= refill[i];
|
|
|
|
reg |= (u32)(bwg_id[i]) << IXGBE_TDTQ2TCCR_BWG_SHIFT;
|
|
|
|
|
|
|
|
if (tsa[i] == ixgbe_dcb_tsa_group_strict_cee)
|
|
|
|
reg |= IXGBE_TDTQ2TCCR_GSP;
|
|
|
|
|
|
|
|
if (tsa[i] == ixgbe_dcb_tsa_strict)
|
|
|
|
reg |= IXGBE_TDTQ2TCCR_LSP;
|
|
|
|
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_TDTQ2TCCR(i), reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
return IXGBE_SUCCESS;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* ixgbe_dcb_config_tx_data_arbiter_82598 - Config Tx data arbiter
|
|
|
|
* @hw: pointer to hardware structure
|
|
|
|
* @dcb_config: pointer to ixgbe_dcb_config structure
|
|
|
|
*
|
|
|
|
* Configure Tx Data Arbiter and credits for each traffic class.
|
|
|
|
*/
|
|
|
|
s32 ixgbe_dcb_config_tx_data_arbiter_82598(struct ixgbe_hw *hw,
|
|
|
|
u16 *refill, u16 *max, u8 *bwg_id,
|
|
|
|
u8 *tsa)
|
|
|
|
{
|
|
|
|
u32 reg;
|
|
|
|
u8 i;
|
|
|
|
|
|
|
|
reg = IXGBE_READ_REG(hw, IXGBE_PDPMCS);
|
|
|
|
/* Enable Data Plane Arbiter */
|
|
|
|
reg &= ~IXGBE_PDPMCS_ARBDIS;
|
|
|
|
/* Enable DFP and Transmit Recycle Mode */
|
|
|
|
reg |= (IXGBE_PDPMCS_TPPAC | IXGBE_PDPMCS_TRM);
|
|
|
|
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_PDPMCS, reg);
|
|
|
|
|
|
|
|
/* Configure traffic class credits and priority */
|
|
|
|
for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
|
|
|
|
reg = refill[i];
|
|
|
|
reg |= (u32)(max[i]) << IXGBE_TDPT2TCCR_MCL_SHIFT;
|
|
|
|
reg |= (u32)(bwg_id[i]) << IXGBE_TDPT2TCCR_BWG_SHIFT;
|
|
|
|
|
|
|
|
if (tsa[i] == ixgbe_dcb_tsa_group_strict_cee)
|
|
|
|
reg |= IXGBE_TDPT2TCCR_GSP;
|
|
|
|
|
|
|
|
if (tsa[i] == ixgbe_dcb_tsa_strict)
|
|
|
|
reg |= IXGBE_TDPT2TCCR_LSP;
|
|
|
|
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_TDPT2TCCR(i), reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Enable Tx packet buffer division */
|
|
|
|
reg = IXGBE_READ_REG(hw, IXGBE_DTXCTL);
|
|
|
|
reg |= IXGBE_DTXCTL_ENDBUBD;
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_DTXCTL, reg);
|
|
|
|
|
|
|
|
return IXGBE_SUCCESS;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* ixgbe_dcb_config_pfc_82598 - Config priority flow control
|
|
|
|
* @hw: pointer to hardware structure
|
|
|
|
* @dcb_config: pointer to ixgbe_dcb_config structure
|
|
|
|
*
|
|
|
|
* Configure Priority Flow Control for each traffic class.
|
|
|
|
*/
|
|
|
|
s32 ixgbe_dcb_config_pfc_82598(struct ixgbe_hw *hw, u8 pfc_en)
|
|
|
|
{
|
|
|
|
u32 fcrtl, reg;
|
|
|
|
u8 i;
|
|
|
|
|
|
|
|
/* Enable Transmit Priority Flow Control */
|
|
|
|
reg = IXGBE_READ_REG(hw, IXGBE_RMCS);
|
|
|
|
reg &= ~IXGBE_RMCS_TFCE_802_3X;
|
|
|
|
reg |= IXGBE_RMCS_TFCE_PRIORITY;
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_RMCS, reg);
|
|
|
|
|
|
|
|
/* Enable Receive Priority Flow Control */
|
|
|
|
reg = IXGBE_READ_REG(hw, IXGBE_FCTRL);
|
|
|
|
reg &= ~(IXGBE_FCTRL_RPFCE | IXGBE_FCTRL_RFCE);
|
|
|
|
|
|
|
|
if (pfc_en)
|
|
|
|
reg |= IXGBE_FCTRL_RPFCE;
|
|
|
|
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_FCTRL, reg);
|
|
|
|
|
|
|
|
/* Configure PFC Tx thresholds per TC */
|
|
|
|
for (i = 0; i < IXGBE_DCB_MAX_TRAFFIC_CLASS; i++) {
|
|
|
|
if (!(pfc_en & (1 << i))) {
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_FCRTL(i), 0);
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_FCRTH(i), 0);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
fcrtl = (hw->fc.low_water[i] << 10) | IXGBE_FCRTL_XONE;
|
|
|
|
reg = (hw->fc.high_water[i] << 10) | IXGBE_FCRTH_FCEN;
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_FCRTL(i), fcrtl);
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_FCRTH(i), reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Configure pause time */
|
|
|
|
reg = hw->fc.pause_time | (hw->fc.pause_time << 16);
|
|
|
|
for (i = 0; i < (IXGBE_DCB_MAX_TRAFFIC_CLASS / 2); i++)
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_FCTTV(i), reg);
|
|
|
|
|
|
|
|
/* Configure flow control refresh threshold value */
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_FCRTV, hw->fc.pause_time / 2);
|
|
|
|
|
|
|
|
return IXGBE_SUCCESS;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* ixgbe_dcb_config_tc_stats_82598 - Configure traffic class statistics
|
|
|
|
* @hw: pointer to hardware structure
|
|
|
|
*
|
|
|
|
* Configure queue statistics registers, all queues belonging to same traffic
|
|
|
|
* class uses a single set of queue statistics counters.
|
|
|
|
*/
|
|
|
|
s32 ixgbe_dcb_config_tc_stats_82598(struct ixgbe_hw *hw)
|
|
|
|
{
|
|
|
|
u32 reg = 0;
|
|
|
|
u8 i = 0;
|
|
|
|
u8 j = 0;
|
|
|
|
|
|
|
|
/* Receive Queues stats setting - 8 queues per statistics reg */
|
|
|
|
for (i = 0, j = 0; i < 15 && j < 8; i = i + 2, j++) {
|
|
|
|
reg = IXGBE_READ_REG(hw, IXGBE_RQSMR(i));
|
|
|
|
reg |= ((0x1010101) * j);
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_RQSMR(i), reg);
|
|
|
|
reg = IXGBE_READ_REG(hw, IXGBE_RQSMR(i + 1));
|
|
|
|
reg |= ((0x1010101) * j);
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_RQSMR(i + 1), reg);
|
|
|
|
}
|
|
|
|
/* Transmit Queues stats setting - 4 queues per statistics reg*/
|
|
|
|
for (i = 0; i < 8; i++) {
|
|
|
|
reg = IXGBE_READ_REG(hw, IXGBE_TQSMR(i));
|
|
|
|
reg |= ((0x1010101) * i);
|
|
|
|
IXGBE_WRITE_REG(hw, IXGBE_TQSMR(i), reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
return IXGBE_SUCCESS;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* ixgbe_dcb_hw_config_82598 - Config and enable DCB
|
|
|
|
* @hw: pointer to hardware structure
|
|
|
|
* @dcb_config: pointer to ixgbe_dcb_config structure
|
|
|
|
*
|
|
|
|
* Configure dcb settings and enable dcb mode.
|
|
|
|
*/
|
|
|
|
s32 ixgbe_dcb_hw_config_82598(struct ixgbe_hw *hw, int link_speed,
|
|
|
|
u16 *refill, u16 *max, u8 *bwg_id,
|
|
|
|
u8 *tsa)
|
|
|
|
{
|
2014-09-29 07:16:10 +00:00
|
|
|
UNREFERENCED_1PARAMETER(link_speed);
|
|
|
|
|
2012-12-19 23:00:00 +00:00
|
|
|
ixgbe_dcb_config_rx_arbiter_82598(hw, refill, max, tsa);
|
|
|
|
ixgbe_dcb_config_tx_desc_arbiter_82598(hw, refill, max, bwg_id,
|
|
|
|
tsa);
|
|
|
|
ixgbe_dcb_config_tx_data_arbiter_82598(hw, refill, max, bwg_id,
|
|
|
|
tsa);
|
|
|
|
ixgbe_dcb_config_tc_stats_82598(hw);
|
|
|
|
|
|
|
|
|
|
|
|
return IXGBE_SUCCESS;
|
|
|
|
}
|