bus/fslmc: clean the QBMAN support code
Signed-off-by: Hemant Agrawal <hemant.agrawal@nxp.com>
This commit is contained in:
parent
4ab87e3881
commit
d95bdc093b
@ -30,32 +30,17 @@
|
||||
#ifndef HEADER_COMPAT_H
|
||||
#define HEADER_COMPAT_H
|
||||
|
||||
#include <sched.h>
|
||||
|
||||
#ifndef _GNU_SOURCE
|
||||
#define _GNU_SOURCE
|
||||
#endif
|
||||
#include <stdint.h>
|
||||
#include <stdlib.h>
|
||||
#include <stddef.h>
|
||||
#include <errno.h>
|
||||
#include <string.h>
|
||||
#include <pthread.h>
|
||||
#include <net/ethernet.h>
|
||||
#include <stdio.h>
|
||||
#include <stdbool.h>
|
||||
#include <ctype.h>
|
||||
#include <malloc.h>
|
||||
#include <sys/types.h>
|
||||
#include <sys/stat.h>
|
||||
#include <fcntl.h>
|
||||
#include <unistd.h>
|
||||
#include <sys/mman.h>
|
||||
#include <limits.h>
|
||||
#include <assert.h>
|
||||
#include <dirent.h>
|
||||
#include <inttypes.h>
|
||||
#include <error.h>
|
||||
#include <linux/types.h>
|
||||
#include <rte_atomic.h>
|
||||
|
||||
/* The following definitions are primarily to allow the single-source driver
|
||||
@ -67,35 +52,9 @@
|
||||
/* Required compiler attributes */
|
||||
#define likely(x) __builtin_expect(!!(x), 1)
|
||||
#define unlikely(x) __builtin_expect(!!(x), 0)
|
||||
#define ____cacheline_aligned __attribute__((aligned(L1_CACHE_BYTES)))
|
||||
|
||||
#ifdef ARRAY_SIZE
|
||||
#undef ARRAY_SIZE
|
||||
#endif
|
||||
#define ARRAY_SIZE(a) (sizeof(a) / sizeof((a)[0]))
|
||||
|
||||
/* Required types */
|
||||
typedef uint8_t u8;
|
||||
typedef uint16_t u16;
|
||||
typedef uint32_t u32;
|
||||
typedef uint64_t u64;
|
||||
typedef uint64_t dma_addr_t;
|
||||
typedef cpu_set_t cpumask_t;
|
||||
typedef unsigned int gfp_t;
|
||||
typedef uint32_t phandle;
|
||||
|
||||
/* I/O operations */
|
||||
static inline u32 in_be32(volatile void *__p)
|
||||
{
|
||||
volatile u32 *p = __p;
|
||||
return *p;
|
||||
}
|
||||
|
||||
static inline void out_be32(volatile void *__p, u32 val)
|
||||
{
|
||||
volatile u32 *p = __p;
|
||||
*p = val;
|
||||
}
|
||||
|
||||
/* Debugging */
|
||||
#define prflush(fmt, args...) \
|
||||
@ -109,66 +68,45 @@ static inline void out_be32(volatile void *__p, u32 val)
|
||||
#define pr_info(fmt, args...) prflush(fmt, ##args)
|
||||
|
||||
#ifdef RTE_LIBRTE_DPAA2_DEBUG_BUS
|
||||
|
||||
/* Trace the 3 different classes of read/write access to QBMan. #undef as
|
||||
* required.
|
||||
*/
|
||||
#define QBMAN_CCSR_TRACE
|
||||
#define QBMAN_CINH_TRACE
|
||||
#define QBMAN_CENA_TRACE
|
||||
|
||||
#define QBMAN_CHECKING
|
||||
|
||||
#ifdef pr_debug
|
||||
#undef pr_debug
|
||||
#endif
|
||||
#define pr_debug(fmt, args...) {}
|
||||
#define WARN_ON(c, str) \
|
||||
#define pr_debug(fmt, args...) printf(fmt, ##args)
|
||||
#define QBMAN_BUG_ON(c) \
|
||||
do { \
|
||||
static int warned_##__LINE__; \
|
||||
if ((c) && !warned_##__LINE__) { \
|
||||
pr_warn("%s\n", str); \
|
||||
pr_warn("(%s:%d)\n", __FILE__, __LINE__); \
|
||||
warned_##__LINE__ = 1; \
|
||||
} \
|
||||
} while (0)
|
||||
#ifdef CONFIG_BUGON
|
||||
#define QBMAN_BUG_ON(c) WARN_ON(c, "BUG")
|
||||
#else
|
||||
#define QBMAN_BUG_ON(c) {}
|
||||
#define pr_debug(fmt, args...) {}
|
||||
#endif
|
||||
|
||||
#define ALIGN(x, a) (((x) + ((typeof(x))(a) - 1)) & ~((typeof(x))(a) - 1))
|
||||
|
||||
/* Other miscellaneous interfaces our APIs depend on; */
|
||||
#define lower_32_bits(x) ((u32)(x))
|
||||
#define upper_32_bits(x) ((u32)(((x) >> 16) >> 16))
|
||||
|
||||
/* Compiler/type stuff */
|
||||
#define lower_32_bits(x) ((uint32_t)(x))
|
||||
#define upper_32_bits(x) ((uint32_t)(((x) >> 16) >> 16))
|
||||
|
||||
|
||||
#define __iomem
|
||||
#define GFP_KERNEL 0
|
||||
|
||||
#define __raw_readb(p) (*(const volatile unsigned char *)(p))
|
||||
#define __raw_readl(p) (*(const volatile unsigned int *)(p))
|
||||
#define __raw_writel(v, p) {*(volatile unsigned int *)(p) = (v); }
|
||||
|
||||
/* Allocator stuff */
|
||||
#define kmalloc(sz, t) malloc(sz)
|
||||
#define kfree(p) { if (p) free(p); }
|
||||
static inline void *kzalloc(size_t sz, gfp_t __foo __rte_unused)
|
||||
{
|
||||
void *ptr = malloc(sz);
|
||||
|
||||
if (ptr)
|
||||
memset(ptr, 0, sz);
|
||||
return ptr;
|
||||
}
|
||||
|
||||
static inline unsigned long get_zeroed_page(gfp_t __foo __rte_unused)
|
||||
{
|
||||
void *p;
|
||||
|
||||
if (posix_memalign(&p, 4096, 4096))
|
||||
return 0;
|
||||
memset(p, 0, 4096);
|
||||
return (unsigned long)p;
|
||||
}
|
||||
|
||||
static inline void free_page(unsigned long p)
|
||||
{
|
||||
free((void *)p);
|
||||
}
|
||||
|
||||
#define atomic_t rte_atomic32_t
|
||||
#define atomic_read(v) rte_atomic32_read(v)
|
||||
#define atomic_set(v, i) rte_atomic32_set(v, i)
|
||||
|
@ -329,7 +329,7 @@ void qbman_pull_desc_clear(struct qbman_pull_desc *d);
|
||||
*/
|
||||
void qbman_pull_desc_set_storage(struct qbman_pull_desc *d,
|
||||
struct qbman_result *storage,
|
||||
dma_addr_t storage_phys,
|
||||
uint64_t storage_phys,
|
||||
int stash);
|
||||
/**
|
||||
* qbman_pull_desc_set_numframes() - Set the number of frames to be dequeued.
|
||||
@ -796,7 +796,6 @@ struct qbman_eq_desc {
|
||||
uint8_t wae;
|
||||
uint8_t rspid;
|
||||
uint64_t rsp_addr;
|
||||
uint8_t fd[32];
|
||||
} eq;
|
||||
};
|
||||
};
|
||||
@ -881,7 +880,7 @@ void qbman_eq_desc_set_orp_nesn(struct qbman_eq_desc *d, uint16_t opr_id,
|
||||
* expresses a cache-warming attribute.
|
||||
*/
|
||||
void qbman_eq_desc_set_response(struct qbman_eq_desc *d,
|
||||
dma_addr_t storage_phys,
|
||||
uint64_t storage_phys,
|
||||
int stash);
|
||||
|
||||
/**
|
||||
|
@ -126,7 +126,7 @@ struct qbman_swp *qbman_swp_init(const struct qbman_swp_desc *d)
|
||||
{
|
||||
int ret;
|
||||
uint32_t eqcr_pi;
|
||||
struct qbman_swp *p = kmalloc(sizeof(*p), GFP_KERNEL);
|
||||
struct qbman_swp *p = malloc(sizeof(*p));
|
||||
|
||||
if (!p)
|
||||
return NULL;
|
||||
@ -155,7 +155,7 @@ struct qbman_swp *qbman_swp_init(const struct qbman_swp_desc *d)
|
||||
|
||||
ret = qbman_swp_sys_init(&p->sys, d, p->dqrr.dqrr_size);
|
||||
if (ret) {
|
||||
kfree(p);
|
||||
free(p);
|
||||
pr_err("qbman_swp_sys_init() failed %d\n", ret);
|
||||
return NULL;
|
||||
}
|
||||
@ -183,7 +183,7 @@ void qbman_swp_finish(struct qbman_swp *p)
|
||||
#endif
|
||||
qbman_swp_sys_finish(&p->sys);
|
||||
portal_idx_map[p->desc.idx] = NULL;
|
||||
kfree(p);
|
||||
free(p);
|
||||
}
|
||||
|
||||
const struct qbman_swp_desc *qbman_swp_get_desc(struct qbman_swp *p)
|
||||
@ -1097,15 +1097,7 @@ int qbman_result_bpscn_is_surplus(const struct qbman_result *scn)
|
||||
|
||||
uint64_t qbman_result_bpscn_ctx(const struct qbman_result *scn)
|
||||
{
|
||||
uint64_t ctx;
|
||||
uint32_t ctx_hi, ctx_lo;
|
||||
|
||||
ctx = qbman_result_SCN_ctx(scn);
|
||||
ctx_hi = upper32(ctx);
|
||||
ctx_lo = lower32(ctx);
|
||||
|
||||
return ((uint64_t)make_le32(ctx_hi) << 32 |
|
||||
(uint64_t)make_le32(ctx_lo));
|
||||
return qbman_result_SCN_ctx(scn);
|
||||
}
|
||||
|
||||
/*****************/
|
||||
@ -1118,15 +1110,7 @@ uint16_t qbman_result_cgcu_cgid(const struct qbman_result *scn)
|
||||
|
||||
uint64_t qbman_result_cgcu_icnt(const struct qbman_result *scn)
|
||||
{
|
||||
uint64_t ctx;
|
||||
uint32_t ctx_hi, ctx_lo;
|
||||
|
||||
ctx = qbman_result_SCN_ctx(scn);
|
||||
ctx_hi = upper32(ctx);
|
||||
ctx_lo = lower32(ctx);
|
||||
|
||||
return ((uint64_t)(make_le32(ctx_hi) & 0xFF) << 32) |
|
||||
(uint64_t)make_le32(ctx_lo);
|
||||
return qbman_result_SCN_ctx(scn);
|
||||
}
|
||||
|
||||
/******************/
|
||||
|
@ -26,10 +26,14 @@
|
||||
* SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
||||
*/
|
||||
|
||||
#include "qbman_private.h"
|
||||
#include "qbman_sys.h"
|
||||
#include <fsl_qbman_portal.h>
|
||||
|
||||
uint32_t qman_version;
|
||||
#define QMAN_REV_4000 0x04000000
|
||||
#define QMAN_REV_4100 0x04010000
|
||||
#define QMAN_REV_4101 0x04010001
|
||||
|
||||
/* All QBMan command and result structures use this "valid bit" encoding */
|
||||
#define QB_VALID_BIT ((uint32_t)0x80)
|
||||
|
||||
@ -40,7 +44,8 @@ uint32_t qman_version;
|
||||
|
||||
#define QBMAN_EQCR_SIZE 8
|
||||
|
||||
static inline u8 qm_cyc_diff(u8 ringsize, u8 first, u8 last)
|
||||
static inline uint8_t qm_cyc_diff(uint8_t ringsize, uint8_t first,
|
||||
uint8_t last)
|
||||
{
|
||||
/* 'first' is included, 'last' is excluded */
|
||||
if (first <= last)
|
||||
@ -130,133 +135,17 @@ void *qbman_swp_mc_result(struct qbman_swp *p);
|
||||
static inline void *qbman_swp_mc_complete(struct qbman_swp *swp, void *cmd,
|
||||
uint8_t cmd_verb)
|
||||
{
|
||||
int loopvar;
|
||||
int loopvar = 1000;
|
||||
|
||||
qbman_swp_mc_submit(swp, cmd, cmd_verb);
|
||||
DBG_POLL_START(loopvar);
|
||||
do {
|
||||
DBG_POLL_CHECK(loopvar);
|
||||
cmd = qbman_swp_mc_result(swp);
|
||||
} while (!cmd);
|
||||
} while (!cmd && loopvar--);
|
||||
QBMAN_BUG_ON(!loopvar);
|
||||
|
||||
return cmd;
|
||||
}
|
||||
|
||||
/* ------------ */
|
||||
/* qb_attr_code */
|
||||
/* ------------ */
|
||||
|
||||
/* This struct locates a sub-field within a QBMan portal (CENA) cacheline which
|
||||
* is either serving as a configuration command or a query result. The
|
||||
* representation is inherently little-endian, as the indexing of the words is
|
||||
* itself little-endian in nature and DPAA2 QBMan is little endian for anything
|
||||
* that crosses a word boundary too (64-bit fields are the obvious examples).
|
||||
*/
|
||||
struct qb_attr_code {
|
||||
unsigned int word; /* which uint32_t[] array member encodes the field */
|
||||
unsigned int lsoffset; /* encoding offset from ls-bit */
|
||||
unsigned int width; /* encoding width. (bool must be 1.) */
|
||||
};
|
||||
|
||||
/* Some pre-defined codes */
|
||||
extern struct qb_attr_code code_generic_verb;
|
||||
extern struct qb_attr_code code_generic_rslt;
|
||||
|
||||
/* Macros to define codes */
|
||||
#define QB_CODE(a, b, c) { a, b, c}
|
||||
#define QB_CODE_NULL \
|
||||
QB_CODE((unsigned int)-1, (unsigned int)-1, (unsigned int)-1)
|
||||
|
||||
/* Rotate a code "ms", meaning that it moves from less-significant bytes to
|
||||
* more-significant, from less-significant words to more-significant, etc. The
|
||||
* "ls" version does the inverse, from more-significant towards
|
||||
* less-significant.
|
||||
*/
|
||||
static inline void qb_attr_code_rotate_ms(struct qb_attr_code *code,
|
||||
unsigned int bits)
|
||||
{
|
||||
code->lsoffset += bits;
|
||||
while (code->lsoffset > 31) {
|
||||
code->word++;
|
||||
code->lsoffset -= 32;
|
||||
}
|
||||
}
|
||||
|
||||
static inline void qb_attr_code_rotate_ls(struct qb_attr_code *code,
|
||||
unsigned int bits)
|
||||
{
|
||||
/* Don't be fooled, this trick should work because the types are
|
||||
* unsigned. So the case that interests the while loop (the rotate has
|
||||
* gone too far and the word count needs to compensate for it), is
|
||||
* manifested when lsoffset is negative. But that equates to a really
|
||||
* large unsigned value, starting with lots of "F"s. As such, we can
|
||||
* continue adding 32 back to it until it wraps back round above zero,
|
||||
* to a value of 31 or less...
|
||||
*/
|
||||
code->lsoffset -= bits;
|
||||
while (code->lsoffset > 31) {
|
||||
code->word--;
|
||||
code->lsoffset += 32;
|
||||
}
|
||||
}
|
||||
|
||||
/* Implement a loop of code rotations until 'expr' evaluates to FALSE (0). */
|
||||
#define qb_attr_code_for_ms(code, bits, expr) \
|
||||
for (; expr; qb_attr_code_rotate_ms(code, bits))
|
||||
#define qb_attr_code_for_ls(code, bits, expr) \
|
||||
for (; expr; qb_attr_code_rotate_ls(code, bits))
|
||||
|
||||
/* decode a field from a cacheline */
|
||||
static inline uint32_t qb_attr_code_decode(const struct qb_attr_code *code,
|
||||
const uint32_t *cacheline)
|
||||
{
|
||||
return d32_uint32_t(code->lsoffset, code->width, cacheline[code->word]);
|
||||
}
|
||||
|
||||
static inline uint64_t qb_attr_code_decode_64(const struct qb_attr_code *code,
|
||||
const uint64_t *cacheline)
|
||||
{
|
||||
return cacheline[code->word / 2];
|
||||
}
|
||||
|
||||
/* encode a field to a cacheline */
|
||||
static inline void qb_attr_code_encode(const struct qb_attr_code *code,
|
||||
uint32_t *cacheline, uint32_t val)
|
||||
{
|
||||
cacheline[code->word] =
|
||||
r32_uint32_t(code->lsoffset, code->width, cacheline[code->word])
|
||||
| e32_uint32_t(code->lsoffset, code->width, val);
|
||||
}
|
||||
|
||||
static inline void qb_attr_code_encode_64(const struct qb_attr_code *code,
|
||||
uint64_t *cacheline, uint64_t val)
|
||||
{
|
||||
cacheline[code->word / 2] = val;
|
||||
}
|
||||
|
||||
/* Small-width signed values (two's-complement) will decode into medium-width
|
||||
* positives. (Eg. for an 8-bit signed field, which stores values from -128 to
|
||||
* +127, a setting of -7 would appear to decode to the 32-bit unsigned value
|
||||
* 249. Likewise -120 would decode as 136.) This function allows the caller to
|
||||
* "re-sign" such fields to 32-bit signed. (Eg. -7, which was 249 with an 8-bit
|
||||
* encoding, will become 0xfffffff9 if you cast the return value to uint32_t).
|
||||
*/
|
||||
static inline int32_t qb_attr_code_makesigned(const struct qb_attr_code *code,
|
||||
uint32_t val)
|
||||
{
|
||||
QBMAN_BUG_ON(val >= (1u << code->width));
|
||||
/* code->width should never exceed the width of val. If it does then a
|
||||
* different function with larger val size must be used to translate
|
||||
* from unsigned to signed
|
||||
*/
|
||||
QBMAN_BUG_ON(code->width > sizeof(val) * CHAR_BIT);
|
||||
/* If the high bit was set, it was encoding a negative */
|
||||
if (val >= 1u << (code->width - 1))
|
||||
return (int32_t)0 - (int32_t)(((uint32_t)1 << code->width) -
|
||||
val);
|
||||
/* Otherwise, it was encoding a positive */
|
||||
return (int32_t)val;
|
||||
}
|
||||
|
||||
/* ---------------------- */
|
||||
/* Descriptors/cachelines */
|
||||
/* ---------------------- */
|
||||
|
@ -1,178 +0,0 @@
|
||||
/*-
|
||||
* BSD LICENSE
|
||||
*
|
||||
* Copyright (C) 2014-2016 Freescale Semiconductor, Inc.
|
||||
*
|
||||
* Redistribution and use in source and binary forms, with or without
|
||||
* modification, are permitted provided that the following conditions are met:
|
||||
* * Redistributions of source code must retain the above copyright
|
||||
* notice, this list of conditions and the following disclaimer.
|
||||
* * Redistributions in binary form must reproduce the above copyright
|
||||
* notice, this list of conditions and the following disclaimer in the
|
||||
* documentation and/or other materials provided with the distribution.
|
||||
* * Neither the name of Freescale Semiconductor nor the
|
||||
* names of its contributors may be used to endorse or promote products
|
||||
* derived from this software without specific prior written permission.
|
||||
*
|
||||
* THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
|
||||
* EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
|
||||
* WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
|
||||
* DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
|
||||
* DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
|
||||
* (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
|
||||
* LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
|
||||
* ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
||||
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
|
||||
* SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
||||
*/
|
||||
|
||||
/* Perform extra checking */
|
||||
/*#define QBMAN_CHECKING*/
|
||||
|
||||
/* To maximise the amount of logic that is common between the Linux driver and
|
||||
* other targets (such as the embedded MC firmware), we pivot here between the
|
||||
* inclusion of two platform-specific headers.
|
||||
*
|
||||
* The first, qbman_sys_decl.h, includes any and all required system headers as
|
||||
* well as providing any definitions for the purposes of compatibility. The
|
||||
* second, qbman_sys.h, is where platform-specific routines go.
|
||||
*
|
||||
* The point of the split is that the platform-independent code (including this
|
||||
* header) may depend on platform-specific declarations, yet other
|
||||
* platform-specific routines may depend on platform-independent definitions.
|
||||
*/
|
||||
|
||||
#include "qbman_sys_decl.h"
|
||||
|
||||
/* When things go wrong, it is a convenient trick to insert a few FOO()
|
||||
* statements in the code to trace progress. TODO: remove this once we are
|
||||
* hacking the code less actively.
|
||||
*/
|
||||
#define FOO() fsl_os_print("FOO: %s:%d\n", __FILE__, __LINE__)
|
||||
|
||||
/* Any time there is a register interface which we poll on, this provides a
|
||||
* "break after x iterations" scheme for it. It's handy for debugging, eg.
|
||||
* where you don't want millions of lines of log output from a polling loop
|
||||
* that won't, because such things tend to drown out the earlier log output
|
||||
* that might explain what caused the problem. (NB: put ";" after each macro!)
|
||||
* TODO: we should probably remove this once we're done sanitising the
|
||||
* simulator...
|
||||
*/
|
||||
#define DBG_POLL_START(loopvar) (loopvar = 10)
|
||||
#define DBG_POLL_CHECK(loopvar) \
|
||||
do { \
|
||||
if (!(loopvar--)) \
|
||||
QBMAN_BUG_ON(NULL == "DBG_POLL_CHECK"); \
|
||||
} while (0)
|
||||
|
||||
/* For CCSR or portal-CINH registers that contain fields at arbitrary offsets
|
||||
* and widths, these macro-generated encode/decode/isolate/remove inlines can
|
||||
* be used.
|
||||
*
|
||||
* Eg. to "d"ecode a 14-bit field out of a register (into a "uint16_t" type),
|
||||
* where the field is located 3 bits "up" from the least-significant bit of the
|
||||
* register (ie. the field location within the 32-bit register corresponds to a
|
||||
* mask of 0x0001fff8), you would do;
|
||||
* uint16_t field = d32_uint16_t(3, 14, reg_value);
|
||||
*
|
||||
* Or to "e"ncode a 1-bit boolean value (input type is "int", zero is FALSE,
|
||||
* non-zero is TRUE, so must convert all non-zero inputs to 1, hence the "!!"
|
||||
* operator) into a register at bit location 0x00080000 (19 bits "in" from the
|
||||
* LS bit), do;
|
||||
* reg_value |= e32_int(19, 1, !!field);
|
||||
*
|
||||
* If you wish to read-modify-write a register, such that you leave the 14-bit
|
||||
* field as-is but have all other fields set to zero, then "i"solate the 14-bit
|
||||
* value using;
|
||||
* reg_value = i32_uint16_t(3, 14, reg_value);
|
||||
*
|
||||
* Alternatively, you could "r"emove the 1-bit boolean field (setting it to
|
||||
* zero) but leaving all other fields as-is;
|
||||
* reg_val = r32_int(19, 1, reg_value);
|
||||
*
|
||||
*/
|
||||
#ifdef __LP64__
|
||||
#define MAKE_MASK32(width) ((uint32_t)((1ULL << width) - 1))
|
||||
#else
|
||||
#define MAKE_MASK32(width) (width == 32 ? 0xffffffff : \
|
||||
(uint32_t)((1 << width) - 1))
|
||||
#endif
|
||||
#define DECLARE_CODEC32(t) \
|
||||
static inline uint32_t e32_##t(uint32_t lsoffset, uint32_t width, t val) \
|
||||
{ \
|
||||
QBMAN_BUG_ON(width > (sizeof(t) * 8)); \
|
||||
return ((uint32_t)val & MAKE_MASK32(width)) << lsoffset; \
|
||||
} \
|
||||
static inline t d32_##t(uint32_t lsoffset, uint32_t width, uint32_t val) \
|
||||
{ \
|
||||
QBMAN_BUG_ON(width > (sizeof(t) * 8)); \
|
||||
return (t)((val >> lsoffset) & MAKE_MASK32(width)); \
|
||||
} \
|
||||
static inline uint32_t i32_##t(uint32_t lsoffset, uint32_t width, \
|
||||
uint32_t val) \
|
||||
{ \
|
||||
QBMAN_BUG_ON(width > (sizeof(t) * 8)); \
|
||||
return e32_##t(lsoffset, width, d32_##t(lsoffset, width, val)); \
|
||||
} \
|
||||
static inline uint32_t r32_##t(uint32_t lsoffset, uint32_t width, \
|
||||
uint32_t val) \
|
||||
{ \
|
||||
QBMAN_BUG_ON(width > (sizeof(t) * 8)); \
|
||||
return ~(MAKE_MASK32(width) << lsoffset) & val; \
|
||||
}
|
||||
DECLARE_CODEC32(uint32_t)
|
||||
DECLARE_CODEC32(uint16_t)
|
||||
DECLARE_CODEC32(uint8_t)
|
||||
DECLARE_CODEC32(int)
|
||||
|
||||
/*********************/
|
||||
/* Debugging assists */
|
||||
/*********************/
|
||||
|
||||
static inline void __hexdump(unsigned long start, unsigned long end,
|
||||
unsigned long p, size_t sz, const unsigned char *c)
|
||||
{
|
||||
while (start < end) {
|
||||
unsigned int pos = 0;
|
||||
char buf[64];
|
||||
int nl = 0;
|
||||
|
||||
pos += sprintf(buf + pos, "%08lx: ", start);
|
||||
do {
|
||||
if ((start < p) || (start >= (p + sz)))
|
||||
pos += sprintf(buf + pos, "..");
|
||||
else
|
||||
pos += sprintf(buf + pos, "%02x", *(c++));
|
||||
if (!(++start & 15)) {
|
||||
buf[pos++] = '\n';
|
||||
nl = 1;
|
||||
} else {
|
||||
nl = 0;
|
||||
if (!(start & 1))
|
||||
buf[pos++] = ' ';
|
||||
if (!(start & 3))
|
||||
buf[pos++] = ' ';
|
||||
}
|
||||
} while (start & 15);
|
||||
if (!nl)
|
||||
buf[pos++] = '\n';
|
||||
buf[pos] = '\0';
|
||||
pr_info("%s", buf);
|
||||
}
|
||||
}
|
||||
|
||||
static inline void hexdump(const void *ptr, size_t sz)
|
||||
{
|
||||
unsigned long p = (unsigned long)ptr;
|
||||
unsigned long start = p & ~(unsigned long)15;
|
||||
unsigned long end = (p + sz + 15) & ~(unsigned long)15;
|
||||
const unsigned char *c = ptr;
|
||||
|
||||
__hexdump(start, end, p, sz, c);
|
||||
}
|
||||
|
||||
#define QMAN_REV_4000 0x04000000
|
||||
#define QMAN_REV_4100 0x04010000
|
||||
#define QMAN_REV_4101 0x04010001
|
||||
|
||||
#include "qbman_sys.h"
|
@ -40,12 +40,50 @@
|
||||
* *not* to provide linux compatibility.
|
||||
*/
|
||||
|
||||
/* Trace the 3 different classes of read/write access to QBMan. #undef as
|
||||
* required.
|
||||
*/
|
||||
#undef QBMAN_CCSR_TRACE
|
||||
#undef QBMAN_CINH_TRACE
|
||||
#undef QBMAN_CENA_TRACE
|
||||
#include "qbman_sys_decl.h"
|
||||
|
||||
/* Debugging assists */
|
||||
static inline void __hexdump(unsigned long start, unsigned long end,
|
||||
unsigned long p, size_t sz, const unsigned char *c)
|
||||
{
|
||||
while (start < end) {
|
||||
unsigned int pos = 0;
|
||||
char buf[64];
|
||||
int nl = 0;
|
||||
|
||||
pos += sprintf(buf + pos, "%08lx: ", start);
|
||||
do {
|
||||
if ((start < p) || (start >= (p + sz)))
|
||||
pos += sprintf(buf + pos, "..");
|
||||
else
|
||||
pos += sprintf(buf + pos, "%02x", *(c++));
|
||||
if (!(++start & 15)) {
|
||||
buf[pos++] = '\n';
|
||||
nl = 1;
|
||||
} else {
|
||||
nl = 0;
|
||||
if (!(start & 1))
|
||||
buf[pos++] = ' ';
|
||||
if (!(start & 3))
|
||||
buf[pos++] = ' ';
|
||||
}
|
||||
} while (start & 15);
|
||||
if (!nl)
|
||||
buf[pos++] = '\n';
|
||||
buf[pos] = '\0';
|
||||
pr_info("%s", buf);
|
||||
}
|
||||
}
|
||||
|
||||
static inline void hexdump(const void *ptr, size_t sz)
|
||||
{
|
||||
unsigned long p = (unsigned long)ptr;
|
||||
unsigned long start = p & ~15;
|
||||
unsigned long end = (p + sz + 15) & ~15;
|
||||
const unsigned char *c = ptr;
|
||||
|
||||
__hexdump(start, end, p, sz, c);
|
||||
}
|
||||
|
||||
/* Currently, the CENA support code expects each 32-bit word to be written in
|
||||
* host order, and these are converted to hardware (little-endian) order on
|
||||
@ -94,34 +132,6 @@ static inline void u64_from_le32_copy(uint64_t *d, const void *s,
|
||||
}
|
||||
}
|
||||
|
||||
/* Convert a host-native 32bit value into little endian */
|
||||
#if __BYTE_ORDER__ == __ORDER_BIG_ENDIAN__
|
||||
static inline uint32_t make_le32(uint32_t val)
|
||||
{
|
||||
return ((val & 0xff) << 24) | ((val & 0xff00) << 8) |
|
||||
((val & 0xff0000) >> 8) | ((val & 0xff000000) >> 24);
|
||||
}
|
||||
|
||||
static inline uint32_t make_le24(uint32_t val)
|
||||
{
|
||||
return (((val & 0xff) << 16) | (val & 0xff00) |
|
||||
((val & 0xff0000) >> 16));
|
||||
}
|
||||
|
||||
static inline void make_le32_n(uint32_t *val, unsigned int num)
|
||||
{
|
||||
while (num--) {
|
||||
*val = make_le32(*val);
|
||||
val++;
|
||||
}
|
||||
}
|
||||
|
||||
#else
|
||||
#define make_le32(val) (val)
|
||||
#define make_le24(val) (val)
|
||||
#define make_le32_n(val, len) do {} while (0)
|
||||
#endif
|
||||
|
||||
/******************/
|
||||
/* Portal access */
|
||||
/******************/
|
||||
@ -249,7 +259,7 @@ static inline void *qbman_cena_read_wo_shadow(struct qbman_swp_sys *s,
|
||||
uint32_t offset)
|
||||
{
|
||||
#ifdef QBMAN_CENA_TRACE
|
||||
pr_info("qbman_cena_read(%p:%d:0x%03x) %p\n",
|
||||
pr_info("qbman_cena_read(%p:%d:0x%03x)\n",
|
||||
s->addr_cena, s->idx, offset);
|
||||
#endif
|
||||
return s->addr_cena + offset;
|
||||
@ -283,20 +293,20 @@ static inline void qbman_cena_prefetch(struct qbman_swp_sys *s,
|
||||
* qbman_portal.c. So use of it is declared locally here.
|
||||
*/
|
||||
#define QBMAN_CINH_SWP_CFG 0xd00
|
||||
#define QBMAN_CINH_SWP_CFG 0xd00
|
||||
#define SWP_CFG_DQRR_MF_SHIFT 20
|
||||
#define SWP_CFG_EST_SHIFT 16
|
||||
#define SWP_CFG_WN_SHIFT 14
|
||||
#define SWP_CFG_RPM_SHIFT 12
|
||||
#define SWP_CFG_DCM_SHIFT 10
|
||||
#define SWP_CFG_EPM_SHIFT 8
|
||||
#define SWP_CFG_SD_SHIFT 5
|
||||
#define SWP_CFG_SP_SHIFT 4
|
||||
#define SWP_CFG_SE_SHIFT 3
|
||||
#define SWP_CFG_DP_SHIFT 2
|
||||
#define SWP_CFG_DE_SHIFT 1
|
||||
#define SWP_CFG_EP_SHIFT 0
|
||||
|
||||
/* For MC portal use, we always configure with
|
||||
* DQRR_MF is (SWP_CFG,20,3) - DQRR max fill (<- 0x4)
|
||||
* EST is (SWP_CFG,16,3) - EQCR_CI stashing threshold (<- 0x2)
|
||||
* RPM is (SWP_CFG,12,2) - RCR production notification mode (<- 0x3)
|
||||
* DCM is (SWP_CFG,10,2) - DQRR consumption notification mode (<- 0x2)
|
||||
* EPM is (SWP_CFG,8,2) - EQCR production notification mode (<- 0x2)
|
||||
* SD is (SWP_CFG,5,1) - memory stashing drop enable (<- TRUE)
|
||||
* SP is (SWP_CFG,4,1) - memory stashing priority (<- TRUE)
|
||||
* SE is (SWP_CFG,3,1) - memory stashing enable (<- TRUE)
|
||||
* DP is (SWP_CFG,2,1) - dequeue stashing priority (<- TRUE)
|
||||
* DE is (SWP_CFG,1,1) - dequeue stashing enable (<- TRUE)
|
||||
* EP is (SWP_CFG,0,1) - EQCR_CI stashing priority (<- TRUE)
|
||||
*/
|
||||
static inline uint32_t qbman_set_swp_cfg(uint8_t max_fill, uint8_t wn,
|
||||
uint8_t est, uint8_t rpm, uint8_t dcm,
|
||||
uint8_t epm, int sd, int sp, int se,
|
||||
@ -304,12 +314,19 @@ static inline uint32_t qbman_set_swp_cfg(uint8_t max_fill, uint8_t wn,
|
||||
{
|
||||
uint32_t reg;
|
||||
|
||||
reg = e32_uint8_t(20, (uint32_t)(3 + (max_fill >> 3)), max_fill) |
|
||||
e32_uint8_t(16, 3, est) |
|
||||
e32_uint8_t(12, 2, rpm) | e32_uint8_t(10, 2, dcm) |
|
||||
e32_uint8_t(8, 2, epm) | e32_int(5, 1, sd) |
|
||||
e32_int(4, 1, sp) | e32_int(3, 1, se) | e32_int(2, 1, dp) |
|
||||
e32_int(1, 1, de) | e32_int(0, 1, ep) | e32_uint8_t(14, 1, wn);
|
||||
reg = (max_fill << SWP_CFG_DQRR_MF_SHIFT |
|
||||
est << SWP_CFG_EST_SHIFT |
|
||||
wn << SWP_CFG_WN_SHIFT |
|
||||
rpm << SWP_CFG_RPM_SHIFT |
|
||||
dcm << SWP_CFG_DCM_SHIFT |
|
||||
epm << SWP_CFG_EPM_SHIFT |
|
||||
sd << SWP_CFG_SD_SHIFT |
|
||||
sp << SWP_CFG_SP_SHIFT |
|
||||
se << SWP_CFG_SE_SHIFT |
|
||||
dp << SWP_CFG_DP_SHIFT |
|
||||
de << SWP_CFG_DE_SHIFT |
|
||||
ep << SWP_CFG_EP_SHIFT);
|
||||
|
||||
return reg;
|
||||
}
|
||||
|
||||
@ -322,7 +339,7 @@ static inline int qbman_swp_sys_init(struct qbman_swp_sys *s,
|
||||
s->addr_cena = d->cena_bar;
|
||||
s->addr_cinh = d->cinh_bar;
|
||||
s->idx = (uint32_t)d->idx;
|
||||
s->cena = (void *)get_zeroed_page(GFP_KERNEL);
|
||||
s->cena = malloc(4096);
|
||||
if (!s->cena) {
|
||||
pr_err("Could not allocate page for cena shadow\n");
|
||||
return -1;
|
||||
@ -347,7 +364,7 @@ static inline int qbman_swp_sys_init(struct qbman_swp_sys *s,
|
||||
reg = qbman_cinh_read(s, QBMAN_CINH_SWP_CFG);
|
||||
if (!reg) {
|
||||
pr_err("The portal %d is not enabled!\n", s->idx);
|
||||
kfree(s->cena);
|
||||
free(s->cena);
|
||||
return -1;
|
||||
}
|
||||
return 0;
|
||||
@ -355,5 +372,5 @@ static inline int qbman_swp_sys_init(struct qbman_swp_sys *s,
|
||||
|
||||
static inline void qbman_swp_sys_finish(struct qbman_swp_sys *s)
|
||||
{
|
||||
free_page((unsigned long)s->cena);
|
||||
free(s->cena);
|
||||
}
|
||||
|
@ -34,27 +34,6 @@
|
||||
#error "Unknown endianness!"
|
||||
#endif
|
||||
|
||||
/* The platform-independent code shouldn't need endianness, except for
|
||||
* weird/fast-path cases like qbman_result_has_token(), which needs to
|
||||
* perform a passive and endianness-specific test on a read-only data structure
|
||||
* very quickly. It's an exception, and this symbol is used for that case.
|
||||
*/
|
||||
#if __BYTE_ORDER__ == __ORDER_BIG_ENDIAN__
|
||||
#define DQRR_TOK_OFFSET 0
|
||||
#define QBMAN_RESULT_VERB_OFFSET_IN_MEM 24
|
||||
#define SCN_STATE_OFFSET_IN_MEM 8
|
||||
#define SCN_RID_OFFSET_IN_MEM 8
|
||||
#else
|
||||
#define DQRR_TOK_OFFSET 24
|
||||
#define QBMAN_RESULT_VERB_OFFSET_IN_MEM 0
|
||||
#define SCN_STATE_OFFSET_IN_MEM 16
|
||||
#define SCN_RID_OFFSET_IN_MEM 0
|
||||
#endif
|
||||
|
||||
/* Similarly-named functions */
|
||||
#define upper32(a) upper_32_bits(a)
|
||||
#define lower32(a) lower_32_bits(a)
|
||||
|
||||
/****************/
|
||||
/* arch assists */
|
||||
/****************/
|
||||
@ -64,10 +43,10 @@
|
||||
#define dccivac(p) { asm volatile("dc civac, %0" : : "r"(p) : "memory"); }
|
||||
static inline void prefetch_for_load(void *p)
|
||||
{
|
||||
asm volatile("prfm pldl1keep, [%0, #64]" : : "r" (p));
|
||||
asm volatile("prfm pldl1keep, [%0, #0]" : : "r" (p));
|
||||
}
|
||||
|
||||
static inline void prefetch_for_store(void *p)
|
||||
{
|
||||
asm volatile("prfm pstl1keep, [%0, #64]" : : "r" (p));
|
||||
asm volatile("prfm pstl1keep, [%0, #0]" : : "r" (p));
|
||||
}
|
||||
|
Loading…
Reference in New Issue
Block a user