numam-dpdk/drivers/net/ixgbe/ixgbe_ipsec.c
Bruce Richardson df96fd0d73 ethdev: make driver-only headers private
The rte_ethdev_driver.h, rte_ethdev_vdev.h and rte_ethdev_pci.h files are
for drivers only and should be a private to DPDK and not installed.

Signed-off-by: Bruce Richardson <bruce.richardson@intel.com>
Reviewed-by: Maxime Coquelin <maxime.coquelin@redhat.com>
Acked-by: Thomas Monjalon <thomas@monjalon.net>
Acked-by: Steven Webster <steven.webster@windriver.com>
2021-01-29 20:59:09 +01:00

759 lines
21 KiB
C

/* SPDX-License-Identifier: BSD-3-Clause
* Copyright(c) 2010-2017 Intel Corporation
*/
#include <ethdev_driver.h>
#include <ethdev_pci.h>
#include <rte_ip.h>
#include <rte_jhash.h>
#include <rte_security_driver.h>
#include <rte_cryptodev.h>
#include <rte_flow.h>
#include "base/ixgbe_type.h"
#include "base/ixgbe_api.h"
#include "ixgbe_ethdev.h"
#include "ixgbe_ipsec.h"
#define RTE_IXGBE_REGISTER_POLL_WAIT_5_MS 5
#define IXGBE_WAIT_RREAD \
IXGBE_WRITE_REG_THEN_POLL_MASK(hw, IXGBE_IPSRXIDX, reg_val, \
IPSRXIDX_READ, RTE_IXGBE_REGISTER_POLL_WAIT_5_MS)
#define IXGBE_WAIT_RWRITE \
IXGBE_WRITE_REG_THEN_POLL_MASK(hw, IXGBE_IPSRXIDX, reg_val, \
IPSRXIDX_WRITE, RTE_IXGBE_REGISTER_POLL_WAIT_5_MS)
#define IXGBE_WAIT_TREAD \
IXGBE_WRITE_REG_THEN_POLL_MASK(hw, IXGBE_IPSTXIDX, reg_val, \
IPSRXIDX_READ, RTE_IXGBE_REGISTER_POLL_WAIT_5_MS)
#define IXGBE_WAIT_TWRITE \
IXGBE_WRITE_REG_THEN_POLL_MASK(hw, IXGBE_IPSTXIDX, reg_val, \
IPSRXIDX_WRITE, RTE_IXGBE_REGISTER_POLL_WAIT_5_MS)
#define CMP_IP(a, b) (\
(a).ipv6[0] == (b).ipv6[0] && \
(a).ipv6[1] == (b).ipv6[1] && \
(a).ipv6[2] == (b).ipv6[2] && \
(a).ipv6[3] == (b).ipv6[3])
static void
ixgbe_crypto_clear_ipsec_tables(struct rte_eth_dev *dev)
{
struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
struct ixgbe_ipsec *priv = IXGBE_DEV_PRIVATE_TO_IPSEC(
dev->data->dev_private);
int i = 0;
/* clear Rx IP table*/
for (i = 0; i < IPSEC_MAX_RX_IP_COUNT; i++) {
uint16_t index = i << 3;
uint32_t reg_val = IPSRXIDX_WRITE | IPSRXIDX_TABLE_IP | index;
IXGBE_WRITE_REG(hw, IXGBE_IPSRXIPADDR(0), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXIPADDR(1), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXIPADDR(2), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXIPADDR(3), 0);
IXGBE_WAIT_RWRITE;
}
/* clear Rx SPI and Rx/Tx SA tables*/
for (i = 0; i < IPSEC_MAX_SA_COUNT; i++) {
uint32_t index = i << 3;
uint32_t reg_val = IPSRXIDX_WRITE | IPSRXIDX_TABLE_SPI | index;
IXGBE_WRITE_REG(hw, IXGBE_IPSRXSPI, 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXIPIDX, 0);
IXGBE_WAIT_RWRITE;
reg_val = IPSRXIDX_WRITE | IPSRXIDX_TABLE_KEY | index;
IXGBE_WRITE_REG(hw, IXGBE_IPSRXKEY(0), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXKEY(1), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXKEY(2), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXKEY(3), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXSALT, 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXMOD, 0);
IXGBE_WAIT_RWRITE;
reg_val = IPSRXIDX_WRITE | index;
IXGBE_WRITE_REG(hw, IXGBE_IPSTXKEY(0), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSTXKEY(1), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSTXKEY(2), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSTXKEY(3), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSTXSALT, 0);
IXGBE_WAIT_TWRITE;
}
memset(priv->rx_ip_tbl, 0, sizeof(priv->rx_ip_tbl));
memset(priv->rx_sa_tbl, 0, sizeof(priv->rx_sa_tbl));
memset(priv->tx_sa_tbl, 0, sizeof(priv->tx_sa_tbl));
}
static int
ixgbe_crypto_add_sa(struct ixgbe_crypto_session *ic_session)
{
struct rte_eth_dev *dev = ic_session->dev;
struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
struct ixgbe_ipsec *priv = IXGBE_DEV_PRIVATE_TO_IPSEC(
dev->data->dev_private);
uint32_t reg_val;
int sa_index = -1;
if (ic_session->op == IXGBE_OP_AUTHENTICATED_DECRYPTION) {
int i, ip_index = -1;
uint8_t *key;
/* Find a match in the IP table*/
for (i = 0; i < IPSEC_MAX_RX_IP_COUNT; i++) {
if (CMP_IP(priv->rx_ip_tbl[i].ip,
ic_session->dst_ip)) {
ip_index = i;
break;
}
}
/* If no match, find a free entry in the IP table*/
if (ip_index < 0) {
for (i = 0; i < IPSEC_MAX_RX_IP_COUNT; i++) {
if (priv->rx_ip_tbl[i].ref_count == 0) {
ip_index = i;
break;
}
}
}
/* Fail if no match and no free entries*/
if (ip_index < 0) {
PMD_DRV_LOG(ERR,
"No free entry left in the Rx IP table\n");
return -1;
}
/* Find a free entry in the SA table*/
for (i = 0; i < IPSEC_MAX_SA_COUNT; i++) {
if (priv->rx_sa_tbl[i].used == 0) {
sa_index = i;
break;
}
}
/* Fail if no free entries*/
if (sa_index < 0) {
PMD_DRV_LOG(ERR,
"No free entry left in the Rx SA table\n");
return -1;
}
priv->rx_ip_tbl[ip_index].ip.ipv6[0] =
ic_session->dst_ip.ipv6[0];
priv->rx_ip_tbl[ip_index].ip.ipv6[1] =
ic_session->dst_ip.ipv6[1];
priv->rx_ip_tbl[ip_index].ip.ipv6[2] =
ic_session->dst_ip.ipv6[2];
priv->rx_ip_tbl[ip_index].ip.ipv6[3] =
ic_session->dst_ip.ipv6[3];
priv->rx_ip_tbl[ip_index].ref_count++;
priv->rx_sa_tbl[sa_index].spi =
rte_cpu_to_be_32(ic_session->spi);
priv->rx_sa_tbl[sa_index].ip_index = ip_index;
priv->rx_sa_tbl[sa_index].mode = IPSRXMOD_VALID;
if (ic_session->op == IXGBE_OP_AUTHENTICATED_DECRYPTION)
priv->rx_sa_tbl[sa_index].mode |=
(IPSRXMOD_PROTO | IPSRXMOD_DECRYPT);
if (ic_session->dst_ip.type == IPv6) {
priv->rx_sa_tbl[sa_index].mode |= IPSRXMOD_IPV6;
priv->rx_ip_tbl[ip_index].ip.type = IPv6;
} else if (ic_session->dst_ip.type == IPv4)
priv->rx_ip_tbl[ip_index].ip.type = IPv4;
priv->rx_sa_tbl[sa_index].used = 1;
/* write IP table entry*/
reg_val = IPSRXIDX_RX_EN | IPSRXIDX_WRITE |
IPSRXIDX_TABLE_IP | (ip_index << 3);
if (priv->rx_ip_tbl[ip_index].ip.type == IPv4) {
IXGBE_WRITE_REG(hw, IXGBE_IPSRXIPADDR(0), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXIPADDR(1), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXIPADDR(2), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXIPADDR(3),
priv->rx_ip_tbl[ip_index].ip.ipv4);
} else {
IXGBE_WRITE_REG(hw, IXGBE_IPSRXIPADDR(0),
priv->rx_ip_tbl[ip_index].ip.ipv6[0]);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXIPADDR(1),
priv->rx_ip_tbl[ip_index].ip.ipv6[1]);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXIPADDR(2),
priv->rx_ip_tbl[ip_index].ip.ipv6[2]);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXIPADDR(3),
priv->rx_ip_tbl[ip_index].ip.ipv6[3]);
}
IXGBE_WAIT_RWRITE;
/* write SPI table entry*/
reg_val = IPSRXIDX_RX_EN | IPSRXIDX_WRITE |
IPSRXIDX_TABLE_SPI | (sa_index << 3);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXSPI,
priv->rx_sa_tbl[sa_index].spi);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXIPIDX,
priv->rx_sa_tbl[sa_index].ip_index);
IXGBE_WAIT_RWRITE;
/* write Key table entry*/
key = malloc(ic_session->key_len);
if (!key)
return -ENOMEM;
memcpy(key, ic_session->key, ic_session->key_len);
reg_val = IPSRXIDX_RX_EN | IPSRXIDX_WRITE |
IPSRXIDX_TABLE_KEY | (sa_index << 3);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXKEY(0),
rte_cpu_to_be_32(*(uint32_t *)&key[12]));
IXGBE_WRITE_REG(hw, IXGBE_IPSRXKEY(1),
rte_cpu_to_be_32(*(uint32_t *)&key[8]));
IXGBE_WRITE_REG(hw, IXGBE_IPSRXKEY(2),
rte_cpu_to_be_32(*(uint32_t *)&key[4]));
IXGBE_WRITE_REG(hw, IXGBE_IPSRXKEY(3),
rte_cpu_to_be_32(*(uint32_t *)&key[0]));
IXGBE_WRITE_REG(hw, IXGBE_IPSRXSALT,
rte_cpu_to_be_32(ic_session->salt));
IXGBE_WRITE_REG(hw, IXGBE_IPSRXMOD,
priv->rx_sa_tbl[sa_index].mode);
IXGBE_WAIT_RWRITE;
free(key);
} else { /* sess->dir == RTE_CRYPTO_OUTBOUND */
uint8_t *key;
int i;
/* Find a free entry in the SA table*/
for (i = 0; i < IPSEC_MAX_SA_COUNT; i++) {
if (priv->tx_sa_tbl[i].used == 0) {
sa_index = i;
break;
}
}
/* Fail if no free entries*/
if (sa_index < 0) {
PMD_DRV_LOG(ERR,
"No free entry left in the Tx SA table\n");
return -1;
}
priv->tx_sa_tbl[sa_index].spi =
rte_cpu_to_be_32(ic_session->spi);
priv->tx_sa_tbl[i].used = 1;
ic_session->sa_index = sa_index;
key = malloc(ic_session->key_len);
if (!key)
return -ENOMEM;
memcpy(key, ic_session->key, ic_session->key_len);
/* write Key table entry*/
reg_val = IPSRXIDX_RX_EN | IPSRXIDX_WRITE | (sa_index << 3);
IXGBE_WRITE_REG(hw, IXGBE_IPSTXKEY(0),
rte_cpu_to_be_32(*(uint32_t *)&key[12]));
IXGBE_WRITE_REG(hw, IXGBE_IPSTXKEY(1),
rte_cpu_to_be_32(*(uint32_t *)&key[8]));
IXGBE_WRITE_REG(hw, IXGBE_IPSTXKEY(2),
rte_cpu_to_be_32(*(uint32_t *)&key[4]));
IXGBE_WRITE_REG(hw, IXGBE_IPSTXKEY(3),
rte_cpu_to_be_32(*(uint32_t *)&key[0]));
IXGBE_WRITE_REG(hw, IXGBE_IPSTXSALT,
rte_cpu_to_be_32(ic_session->salt));
IXGBE_WAIT_TWRITE;
free(key);
}
return 0;
}
static int
ixgbe_crypto_remove_sa(struct rte_eth_dev *dev,
struct ixgbe_crypto_session *ic_session)
{
struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
struct ixgbe_ipsec *priv =
IXGBE_DEV_PRIVATE_TO_IPSEC(dev->data->dev_private);
uint32_t reg_val;
int sa_index = -1;
if (ic_session->op == IXGBE_OP_AUTHENTICATED_DECRYPTION) {
int i, ip_index = -1;
/* Find a match in the IP table*/
for (i = 0; i < IPSEC_MAX_RX_IP_COUNT; i++) {
if (CMP_IP(priv->rx_ip_tbl[i].ip, ic_session->dst_ip)) {
ip_index = i;
break;
}
}
/* Fail if no match*/
if (ip_index < 0) {
PMD_DRV_LOG(ERR,
"Entry not found in the Rx IP table\n");
return -1;
}
/* Find a free entry in the SA table*/
for (i = 0; i < IPSEC_MAX_SA_COUNT; i++) {
if (priv->rx_sa_tbl[i].spi ==
rte_cpu_to_be_32(ic_session->spi)) {
sa_index = i;
break;
}
}
/* Fail if no match*/
if (sa_index < 0) {
PMD_DRV_LOG(ERR,
"Entry not found in the Rx SA table\n");
return -1;
}
/* Disable and clear Rx SPI and key table table entryes*/
reg_val = IPSRXIDX_WRITE | IPSRXIDX_TABLE_SPI | (sa_index << 3);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXSPI, 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXIPIDX, 0);
IXGBE_WAIT_RWRITE;
reg_val = IPSRXIDX_WRITE | IPSRXIDX_TABLE_KEY | (sa_index << 3);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXKEY(0), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXKEY(1), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXKEY(2), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXKEY(3), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXSALT, 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXMOD, 0);
IXGBE_WAIT_RWRITE;
priv->rx_sa_tbl[sa_index].used = 0;
/* If last used then clear the IP table entry*/
priv->rx_ip_tbl[ip_index].ref_count--;
if (priv->rx_ip_tbl[ip_index].ref_count == 0) {
reg_val = IPSRXIDX_WRITE | IPSRXIDX_TABLE_IP |
(ip_index << 3);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXIPADDR(0), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXIPADDR(1), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXIPADDR(2), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSRXIPADDR(3), 0);
}
} else { /* session->dir == RTE_CRYPTO_OUTBOUND */
int i;
/* Find a match in the SA table*/
for (i = 0; i < IPSEC_MAX_SA_COUNT; i++) {
if (priv->tx_sa_tbl[i].spi ==
rte_cpu_to_be_32(ic_session->spi)) {
sa_index = i;
break;
}
}
/* Fail if no match entries*/
if (sa_index < 0) {
PMD_DRV_LOG(ERR,
"Entry not found in the Tx SA table\n");
return -1;
}
reg_val = IPSRXIDX_WRITE | (sa_index << 3);
IXGBE_WRITE_REG(hw, IXGBE_IPSTXKEY(0), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSTXKEY(1), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSTXKEY(2), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSTXKEY(3), 0);
IXGBE_WRITE_REG(hw, IXGBE_IPSTXSALT, 0);
IXGBE_WAIT_TWRITE;
priv->tx_sa_tbl[sa_index].used = 0;
}
return 0;
}
static int
ixgbe_crypto_create_session(void *device,
struct rte_security_session_conf *conf,
struct rte_security_session *session,
struct rte_mempool *mempool)
{
struct rte_eth_dev *eth_dev = (struct rte_eth_dev *)device;
struct ixgbe_crypto_session *ic_session = NULL;
struct rte_crypto_aead_xform *aead_xform;
struct rte_eth_conf *dev_conf = &eth_dev->data->dev_conf;
if (rte_mempool_get(mempool, (void **)&ic_session)) {
PMD_DRV_LOG(ERR, "Cannot get object from ic_session mempool");
return -ENOMEM;
}
if (conf->crypto_xform->type != RTE_CRYPTO_SYM_XFORM_AEAD ||
conf->crypto_xform->aead.algo !=
RTE_CRYPTO_AEAD_AES_GCM) {
PMD_DRV_LOG(ERR, "Unsupported crypto transformation mode\n");
rte_mempool_put(mempool, (void *)ic_session);
return -ENOTSUP;
}
aead_xform = &conf->crypto_xform->aead;
if (conf->ipsec.direction == RTE_SECURITY_IPSEC_SA_DIR_INGRESS) {
if (dev_conf->rxmode.offloads & DEV_RX_OFFLOAD_SECURITY) {
ic_session->op = IXGBE_OP_AUTHENTICATED_DECRYPTION;
} else {
PMD_DRV_LOG(ERR, "IPsec decryption not enabled\n");
rte_mempool_put(mempool, (void *)ic_session);
return -ENOTSUP;
}
} else {
if (dev_conf->txmode.offloads & DEV_TX_OFFLOAD_SECURITY) {
ic_session->op = IXGBE_OP_AUTHENTICATED_ENCRYPTION;
} else {
PMD_DRV_LOG(ERR, "IPsec encryption not enabled\n");
rte_mempool_put(mempool, (void *)ic_session);
return -ENOTSUP;
}
}
ic_session->key = aead_xform->key.data;
ic_session->key_len = aead_xform->key.length;
memcpy(&ic_session->salt,
&aead_xform->key.data[aead_xform->key.length], 4);
ic_session->spi = conf->ipsec.spi;
ic_session->dev = eth_dev;
set_sec_session_private_data(session, ic_session);
if (ic_session->op == IXGBE_OP_AUTHENTICATED_ENCRYPTION) {
if (ixgbe_crypto_add_sa(ic_session)) {
PMD_DRV_LOG(ERR, "Failed to add SA\n");
rte_mempool_put(mempool, (void *)ic_session);
return -EPERM;
}
}
return 0;
}
static unsigned int
ixgbe_crypto_session_get_size(__rte_unused void *device)
{
return sizeof(struct ixgbe_crypto_session);
}
static int
ixgbe_crypto_remove_session(void *device,
struct rte_security_session *session)
{
struct rte_eth_dev *eth_dev = device;
struct ixgbe_crypto_session *ic_session =
(struct ixgbe_crypto_session *)
get_sec_session_private_data(session);
struct rte_mempool *mempool = rte_mempool_from_obj(ic_session);
if (eth_dev != ic_session->dev) {
PMD_DRV_LOG(ERR, "Session not bound to this device\n");
return -ENODEV;
}
if (ixgbe_crypto_remove_sa(eth_dev, ic_session)) {
PMD_DRV_LOG(ERR, "Failed to remove session\n");
return -EFAULT;
}
rte_mempool_put(mempool, (void *)ic_session);
return 0;
}
static inline uint8_t
ixgbe_crypto_compute_pad_len(struct rte_mbuf *m)
{
if (m->nb_segs == 1) {
/* 16 bytes ICV + 2 bytes ESP trailer + payload padding size
* payload padding size is stored at <pkt_len - 18>
*/
uint8_t *esp_pad_len = rte_pktmbuf_mtod_offset(m, uint8_t *,
rte_pktmbuf_pkt_len(m) -
(ESP_TRAILER_SIZE + ESP_ICV_SIZE));
return *esp_pad_len + ESP_TRAILER_SIZE + ESP_ICV_SIZE;
}
return 0;
}
static int
ixgbe_crypto_update_mb(void *device __rte_unused,
struct rte_security_session *session,
struct rte_mbuf *m, void *params __rte_unused)
{
struct ixgbe_crypto_session *ic_session =
get_sec_session_private_data(session);
if (ic_session->op == IXGBE_OP_AUTHENTICATED_ENCRYPTION) {
union ixgbe_crypto_tx_desc_md *mdata =
(union ixgbe_crypto_tx_desc_md *)
rte_security_dynfield(m);
mdata->enc = 1;
mdata->sa_idx = ic_session->sa_index;
mdata->pad_len = ixgbe_crypto_compute_pad_len(m);
}
return 0;
}
static const struct rte_security_capability *
ixgbe_crypto_capabilities_get(void *device __rte_unused)
{
static const struct rte_cryptodev_capabilities
aes_gcm_gmac_crypto_capabilities[] = {
{ /* AES GMAC (128-bit) */
.op = RTE_CRYPTO_OP_TYPE_SYMMETRIC,
{.sym = {
.xform_type = RTE_CRYPTO_SYM_XFORM_AUTH,
{.auth = {
.algo = RTE_CRYPTO_AUTH_AES_GMAC,
.block_size = 16,
.key_size = {
.min = 16,
.max = 16,
.increment = 0
},
.digest_size = {
.min = 16,
.max = 16,
.increment = 0
},
.iv_size = {
.min = 12,
.max = 12,
.increment = 0
}
}, }
}, }
},
{ /* AES GCM (128-bit) */
.op = RTE_CRYPTO_OP_TYPE_SYMMETRIC,
{.sym = {
.xform_type = RTE_CRYPTO_SYM_XFORM_AEAD,
{.aead = {
.algo = RTE_CRYPTO_AEAD_AES_GCM,
.block_size = 16,
.key_size = {
.min = 16,
.max = 16,
.increment = 0
},
.digest_size = {
.min = 16,
.max = 16,
.increment = 0
},
.aad_size = {
.min = 0,
.max = 65535,
.increment = 1
},
.iv_size = {
.min = 12,
.max = 12,
.increment = 0
}
}, }
}, }
},
{
.op = RTE_CRYPTO_OP_TYPE_UNDEFINED,
{.sym = {
.xform_type = RTE_CRYPTO_SYM_XFORM_NOT_SPECIFIED
}, }
},
};
static const struct rte_security_capability
ixgbe_security_capabilities[] = {
{ /* IPsec Inline Crypto ESP Transport Egress */
.action = RTE_SECURITY_ACTION_TYPE_INLINE_CRYPTO,
.protocol = RTE_SECURITY_PROTOCOL_IPSEC,
{.ipsec = {
.proto = RTE_SECURITY_IPSEC_SA_PROTO_ESP,
.mode = RTE_SECURITY_IPSEC_SA_MODE_TRANSPORT,
.direction = RTE_SECURITY_IPSEC_SA_DIR_EGRESS,
.options = { 0 }
} },
.crypto_capabilities = aes_gcm_gmac_crypto_capabilities,
.ol_flags = RTE_SECURITY_TX_OLOAD_NEED_MDATA
},
{ /* IPsec Inline Crypto ESP Transport Ingress */
.action = RTE_SECURITY_ACTION_TYPE_INLINE_CRYPTO,
.protocol = RTE_SECURITY_PROTOCOL_IPSEC,
{.ipsec = {
.proto = RTE_SECURITY_IPSEC_SA_PROTO_ESP,
.mode = RTE_SECURITY_IPSEC_SA_MODE_TRANSPORT,
.direction = RTE_SECURITY_IPSEC_SA_DIR_INGRESS,
.options = { 0 }
} },
.crypto_capabilities = aes_gcm_gmac_crypto_capabilities,
.ol_flags = 0
},
{ /* IPsec Inline Crypto ESP Tunnel Egress */
.action = RTE_SECURITY_ACTION_TYPE_INLINE_CRYPTO,
.protocol = RTE_SECURITY_PROTOCOL_IPSEC,
{.ipsec = {
.proto = RTE_SECURITY_IPSEC_SA_PROTO_ESP,
.mode = RTE_SECURITY_IPSEC_SA_MODE_TUNNEL,
.direction = RTE_SECURITY_IPSEC_SA_DIR_EGRESS,
.options = { 0 }
} },
.crypto_capabilities = aes_gcm_gmac_crypto_capabilities,
.ol_flags = RTE_SECURITY_TX_OLOAD_NEED_MDATA
},
{ /* IPsec Inline Crypto ESP Tunnel Ingress */
.action = RTE_SECURITY_ACTION_TYPE_INLINE_CRYPTO,
.protocol = RTE_SECURITY_PROTOCOL_IPSEC,
{.ipsec = {
.proto = RTE_SECURITY_IPSEC_SA_PROTO_ESP,
.mode = RTE_SECURITY_IPSEC_SA_MODE_TUNNEL,
.direction = RTE_SECURITY_IPSEC_SA_DIR_INGRESS,
.options = { 0 }
} },
.crypto_capabilities = aes_gcm_gmac_crypto_capabilities,
.ol_flags = 0
},
{
.action = RTE_SECURITY_ACTION_TYPE_NONE
}
};
return ixgbe_security_capabilities;
}
int
ixgbe_crypto_enable_ipsec(struct rte_eth_dev *dev)
{
struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
uint32_t reg;
uint64_t rx_offloads;
uint64_t tx_offloads;
rx_offloads = dev->data->dev_conf.rxmode.offloads;
tx_offloads = dev->data->dev_conf.txmode.offloads;
/* sanity checks */
if (rx_offloads & DEV_RX_OFFLOAD_TCP_LRO) {
PMD_DRV_LOG(ERR, "RSC and IPsec not supported");
return -1;
}
if (rx_offloads & DEV_RX_OFFLOAD_KEEP_CRC) {
PMD_DRV_LOG(ERR, "HW CRC strip needs to be enabled for IPsec");
return -1;
}
/* Set IXGBE_SECTXBUFFAF to 0x15 as required in the datasheet*/
IXGBE_WRITE_REG(hw, IXGBE_SECTXBUFFAF, 0x15);
/* IFG needs to be set to 3 when we are using security. Otherwise a Tx
* hang will occur with heavy traffic.
*/
reg = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
reg = (reg & 0xFFFFFFF0) | 0x3;
IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, reg);
reg = IXGBE_READ_REG(hw, IXGBE_HLREG0);
reg |= IXGBE_HLREG0_TXCRCEN | IXGBE_HLREG0_RXCRCSTRP;
IXGBE_WRITE_REG(hw, IXGBE_HLREG0, reg);
if (rx_offloads & DEV_RX_OFFLOAD_SECURITY) {
IXGBE_WRITE_REG(hw, IXGBE_SECRXCTRL, 0);
reg = IXGBE_READ_REG(hw, IXGBE_SECRXCTRL);
if (reg != 0) {
PMD_DRV_LOG(ERR, "Error enabling Rx Crypto");
return -1;
}
}
if (tx_offloads & DEV_TX_OFFLOAD_SECURITY) {
IXGBE_WRITE_REG(hw, IXGBE_SECTXCTRL,
IXGBE_SECTXCTRL_STORE_FORWARD);
reg = IXGBE_READ_REG(hw, IXGBE_SECTXCTRL);
if (reg != IXGBE_SECTXCTRL_STORE_FORWARD) {
PMD_DRV_LOG(ERR, "Error enabling Rx Crypto");
return -1;
}
}
ixgbe_crypto_clear_ipsec_tables(dev);
return 0;
}
int
ixgbe_crypto_add_ingress_sa_from_flow(const void *sess,
const void *ip_spec,
uint8_t is_ipv6)
{
struct ixgbe_crypto_session *ic_session
= get_sec_session_private_data(sess);
if (ic_session->op == IXGBE_OP_AUTHENTICATED_DECRYPTION) {
if (is_ipv6) {
const struct rte_flow_item_ipv6 *ipv6 = ip_spec;
ic_session->src_ip.type = IPv6;
ic_session->dst_ip.type = IPv6;
rte_memcpy(ic_session->src_ip.ipv6,
ipv6->hdr.src_addr, 16);
rte_memcpy(ic_session->dst_ip.ipv6,
ipv6->hdr.dst_addr, 16);
} else {
const struct rte_flow_item_ipv4 *ipv4 = ip_spec;
ic_session->src_ip.type = IPv4;
ic_session->dst_ip.type = IPv4;
ic_session->src_ip.ipv4 = ipv4->hdr.src_addr;
ic_session->dst_ip.ipv4 = ipv4->hdr.dst_addr;
}
return ixgbe_crypto_add_sa(ic_session);
}
return 0;
}
static struct rte_security_ops ixgbe_security_ops = {
.session_create = ixgbe_crypto_create_session,
.session_update = NULL,
.session_get_size = ixgbe_crypto_session_get_size,
.session_stats_get = NULL,
.session_destroy = ixgbe_crypto_remove_session,
.set_pkt_metadata = ixgbe_crypto_update_mb,
.capabilities_get = ixgbe_crypto_capabilities_get
};
static int
ixgbe_crypto_capable(struct rte_eth_dev *dev)
{
struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private);
uint32_t reg_i, reg, capable = 1;
/* test if rx crypto can be enabled and then write back initial value*/
reg_i = IXGBE_READ_REG(hw, IXGBE_SECRXCTRL);
IXGBE_WRITE_REG(hw, IXGBE_SECRXCTRL, 0);
reg = IXGBE_READ_REG(hw, IXGBE_SECRXCTRL);
if (reg != 0)
capable = 0;
IXGBE_WRITE_REG(hw, IXGBE_SECRXCTRL, reg_i);
return capable;
}
int
ixgbe_ipsec_ctx_create(struct rte_eth_dev *dev)
{
struct rte_security_ctx *ctx = NULL;
if (ixgbe_crypto_capable(dev)) {
ctx = rte_malloc("rte_security_instances_ops",
sizeof(struct rte_security_ctx), 0);
if (ctx) {
ctx->device = (void *)dev;
ctx->ops = &ixgbe_security_ops;
ctx->sess_cnt = 0;
dev->security_ctx = ctx;
} else {
return -ENOMEM;
}
}
if (rte_security_dynfield_register() < 0)
return -rte_errno;
return 0;
}