b857ed01ca
MLX5 PMD limits the number of SW steering tables to 32.
This patch updates the limit to 65535, to allow wide range of values.
Fixes: e2b4925ef7
("net/mlx5: support Direct Rules E-Switch")
Cc: stable@dpdk.org
Signed-off-by: Dekel Peled <dekelp@mellanox.com>
Acked-by: Viacheslav Ovsiienko <viacheslavo@mellanox.com>
895 lines
32 KiB
C
895 lines
32 KiB
C
/* SPDX-License-Identifier: BSD-3-Clause
|
|
* Copyright 2015 6WIND S.A.
|
|
* Copyright 2015 Mellanox Technologies, Ltd
|
|
*/
|
|
|
|
#ifndef RTE_PMD_MLX5_H_
|
|
#define RTE_PMD_MLX5_H_
|
|
|
|
#include <stddef.h>
|
|
#include <stdbool.h>
|
|
#include <stdint.h>
|
|
#include <limits.h>
|
|
#include <net/if.h>
|
|
#include <netinet/in.h>
|
|
#include <sys/queue.h>
|
|
|
|
/* Verbs header. */
|
|
/* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */
|
|
#ifdef PEDANTIC
|
|
#pragma GCC diagnostic ignored "-Wpedantic"
|
|
#endif
|
|
#include <infiniband/verbs.h>
|
|
#ifdef PEDANTIC
|
|
#pragma GCC diagnostic error "-Wpedantic"
|
|
#endif
|
|
|
|
#include <rte_pci.h>
|
|
#include <rte_ether.h>
|
|
#include <rte_ethdev_driver.h>
|
|
#include <rte_rwlock.h>
|
|
#include <rte_interrupts.h>
|
|
#include <rte_errno.h>
|
|
#include <rte_flow.h>
|
|
|
|
#include "mlx5_utils.h"
|
|
#include "mlx5_mr.h"
|
|
#include "mlx5_autoconf.h"
|
|
#include "mlx5_defs.h"
|
|
#include "mlx5_glue.h"
|
|
|
|
enum {
|
|
PCI_VENDOR_ID_MELLANOX = 0x15b3,
|
|
};
|
|
|
|
enum {
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX4 = 0x1013,
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX4VF = 0x1014,
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX4LX = 0x1015,
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX4LXVF = 0x1016,
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX5 = 0x1017,
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX5VF = 0x1018,
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX5EX = 0x1019,
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX5EXVF = 0x101a,
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX5BF = 0xa2d2,
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX5BFVF = 0xa2d3,
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX6 = 0x101b,
|
|
PCI_DEVICE_ID_MELLANOX_CONNECTX6VF = 0x101c,
|
|
};
|
|
|
|
/* Request types for IPC. */
|
|
enum mlx5_mp_req_type {
|
|
MLX5_MP_REQ_VERBS_CMD_FD = 1,
|
|
MLX5_MP_REQ_CREATE_MR,
|
|
MLX5_MP_REQ_START_RXTX,
|
|
MLX5_MP_REQ_STOP_RXTX,
|
|
MLX5_MP_REQ_QUEUE_STATE_MODIFY,
|
|
};
|
|
|
|
struct mlx5_mp_arg_queue_state_modify {
|
|
uint8_t is_wq; /* Set if WQ. */
|
|
uint16_t queue_id; /* DPDK queue ID. */
|
|
enum ibv_wq_state state; /* WQ requested state. */
|
|
};
|
|
|
|
/* Pameters for IPC. */
|
|
struct mlx5_mp_param {
|
|
enum mlx5_mp_req_type type;
|
|
int port_id;
|
|
int result;
|
|
RTE_STD_C11
|
|
union {
|
|
uintptr_t addr; /* MLX5_MP_REQ_CREATE_MR */
|
|
struct mlx5_mp_arg_queue_state_modify state_modify;
|
|
/* MLX5_MP_REQ_QUEUE_STATE_MODIFY */
|
|
} args;
|
|
};
|
|
|
|
/** Request timeout for IPC. */
|
|
#define MLX5_MP_REQ_TIMEOUT_SEC 5
|
|
|
|
/** Key string for IPC. */
|
|
#define MLX5_MP_NAME "net_mlx5_mp"
|
|
|
|
/* Recognized Infiniband device physical port name types. */
|
|
enum mlx5_phys_port_name_type {
|
|
MLX5_PHYS_PORT_NAME_TYPE_NOTSET = 0, /* Not set. */
|
|
MLX5_PHYS_PORT_NAME_TYPE_LEGACY, /* before kernel ver < 5.0 */
|
|
MLX5_PHYS_PORT_NAME_TYPE_UPLINK, /* p0, kernel ver >= 5.0 */
|
|
MLX5_PHYS_PORT_NAME_TYPE_PFVF, /* pf0vf0, kernel ver >= 5.0 */
|
|
MLX5_PHYS_PORT_NAME_TYPE_UNKNOWN, /* Unrecognized. */
|
|
};
|
|
|
|
/** Switch information returned by mlx5_nl_switch_info(). */
|
|
struct mlx5_switch_info {
|
|
uint32_t master:1; /**< Master device. */
|
|
uint32_t representor:1; /**< Representor device. */
|
|
enum mlx5_phys_port_name_type name_type; /** < Port name type. */
|
|
int32_t pf_num; /**< PF number (valid for pfxvfx format only). */
|
|
int32_t port_name; /**< Representor port name. */
|
|
uint64_t switch_id; /**< Switch identifier. */
|
|
};
|
|
|
|
LIST_HEAD(mlx5_dev_list, mlx5_ibv_shared);
|
|
|
|
/* Shared data between primary and secondary processes. */
|
|
struct mlx5_shared_data {
|
|
rte_spinlock_t lock;
|
|
/* Global spinlock for primary and secondary processes. */
|
|
int init_done; /* Whether primary has done initialization. */
|
|
unsigned int secondary_cnt; /* Number of secondary processes init'd. */
|
|
struct mlx5_dev_list mem_event_cb_list;
|
|
rte_rwlock_t mem_event_rwlock;
|
|
};
|
|
|
|
/* Per-process data structure, not visible to other processes. */
|
|
struct mlx5_local_data {
|
|
int init_done; /* Whether a secondary has done initialization. */
|
|
};
|
|
|
|
extern struct mlx5_shared_data *mlx5_shared_data;
|
|
|
|
struct mlx5_counter_ctrl {
|
|
/* Name of the counter. */
|
|
char dpdk_name[RTE_ETH_XSTATS_NAME_SIZE];
|
|
/* Name of the counter on the device table. */
|
|
char ctr_name[RTE_ETH_XSTATS_NAME_SIZE];
|
|
uint32_t ib:1; /**< Nonzero for IB counters. */
|
|
};
|
|
|
|
struct mlx5_xstats_ctrl {
|
|
/* Number of device stats. */
|
|
uint16_t stats_n;
|
|
/* Number of device stats identified by PMD. */
|
|
uint16_t mlx5_stats_n;
|
|
/* Index in the device counters table. */
|
|
uint16_t dev_table_idx[MLX5_MAX_XSTATS];
|
|
uint64_t base[MLX5_MAX_XSTATS];
|
|
struct mlx5_counter_ctrl info[MLX5_MAX_XSTATS];
|
|
};
|
|
|
|
struct mlx5_stats_ctrl {
|
|
/* Base for imissed counter. */
|
|
uint64_t imissed_base;
|
|
};
|
|
|
|
/* devX creation object */
|
|
struct mlx5_devx_obj {
|
|
struct mlx5dv_devx_obj *obj; /* The DV object. */
|
|
int id; /* The object ID. */
|
|
};
|
|
|
|
struct mlx5_devx_mkey_attr {
|
|
uint64_t addr;
|
|
uint64_t size;
|
|
uint32_t umem_id;
|
|
uint32_t pd;
|
|
};
|
|
|
|
/* HCA supports this number of time periods for LRO. */
|
|
#define MLX5_LRO_NUM_SUPP_PERIODS 4
|
|
|
|
/* HCA attributes. */
|
|
struct mlx5_hca_attr {
|
|
uint32_t eswitch_manager:1;
|
|
uint32_t flow_counters_dump:1;
|
|
uint8_t flow_counter_bulk_alloc_bitmap;
|
|
uint32_t eth_net_offloads:1;
|
|
uint32_t eth_virt:1;
|
|
uint32_t wqe_vlan_insert:1;
|
|
uint32_t wqe_inline_mode:2;
|
|
uint32_t vport_inline_mode:3;
|
|
uint32_t lro_cap:1;
|
|
uint32_t tunnel_lro_gre:1;
|
|
uint32_t tunnel_lro_vxlan:1;
|
|
uint32_t lro_max_msg_sz_mode:2;
|
|
uint32_t lro_timer_supported_periods[MLX5_LRO_NUM_SUPP_PERIODS];
|
|
};
|
|
|
|
/* Flow list . */
|
|
TAILQ_HEAD(mlx5_flows, rte_flow);
|
|
|
|
/* Default PMD specific parameter value. */
|
|
#define MLX5_ARG_UNSET (-1)
|
|
|
|
#define MLX5_LRO_SUPPORTED(dev) \
|
|
(((struct mlx5_priv *)((dev)->data->dev_private))->config.lro.supported)
|
|
|
|
/* LRO configurations structure. */
|
|
struct mlx5_lro_config {
|
|
uint32_t supported:1; /* Whether LRO is supported. */
|
|
uint32_t timeout; /* User configuration. */
|
|
};
|
|
|
|
/*
|
|
* Device configuration structure.
|
|
*
|
|
* Merged configuration from:
|
|
*
|
|
* - Device capabilities,
|
|
* - User device parameters disabled features.
|
|
*/
|
|
struct mlx5_dev_config {
|
|
unsigned int hw_csum:1; /* Checksum offload is supported. */
|
|
unsigned int hw_vlan_strip:1; /* VLAN stripping is supported. */
|
|
unsigned int hw_vlan_insert:1; /* VLAN insertion in WQE is supported. */
|
|
unsigned int hw_fcs_strip:1; /* FCS stripping is supported. */
|
|
unsigned int hw_padding:1; /* End alignment padding is supported. */
|
|
unsigned int vf:1; /* This is a VF. */
|
|
unsigned int tunnel_en:1;
|
|
/* Whether tunnel stateless offloads are supported. */
|
|
unsigned int mpls_en:1; /* MPLS over GRE/UDP is enabled. */
|
|
unsigned int cqe_comp:1; /* CQE compression is enabled. */
|
|
unsigned int cqe_pad:1; /* CQE padding is enabled. */
|
|
unsigned int tso:1; /* Whether TSO is supported. */
|
|
unsigned int rx_vec_en:1; /* Rx vector is enabled. */
|
|
unsigned int mr_ext_memseg_en:1;
|
|
/* Whether memseg should be extended for MR creation. */
|
|
unsigned int l3_vxlan_en:1; /* Enable L3 VXLAN flow creation. */
|
|
unsigned int vf_nl_en:1; /* Enable Netlink requests in VF mode. */
|
|
unsigned int dv_esw_en:1; /* Enable E-Switch DV flow. */
|
|
unsigned int dv_flow_en:1; /* Enable DV flow. */
|
|
unsigned int swp:1; /* Tx generic tunnel checksum and TSO offload. */
|
|
unsigned int devx:1; /* Whether devx interface is available or not. */
|
|
unsigned int dest_tir:1; /* Whether advanced DR API is available. */
|
|
struct {
|
|
unsigned int enabled:1; /* Whether MPRQ is enabled. */
|
|
unsigned int stride_num_n; /* Number of strides. */
|
|
unsigned int min_stride_size_n; /* Min size of a stride. */
|
|
unsigned int max_stride_size_n; /* Max size of a stride. */
|
|
unsigned int max_memcpy_len;
|
|
/* Maximum packet size to memcpy Rx packets. */
|
|
unsigned int min_rxqs_num;
|
|
/* Rx queue count threshold to enable MPRQ. */
|
|
} mprq; /* Configurations for Multi-Packet RQ. */
|
|
int mps; /* Multi-packet send supported mode. */
|
|
unsigned int flow_prio; /* Number of flow priorities. */
|
|
unsigned int tso_max_payload_sz; /* Maximum TCP payload for TSO. */
|
|
unsigned int ind_table_max_size; /* Maximum indirection table size. */
|
|
unsigned int max_dump_files_num; /* Maximum dump files per queue. */
|
|
int txqs_inline; /* Queue number threshold for inlining. */
|
|
int txq_inline_min; /* Minimal amount of data bytes to inline. */
|
|
int txq_inline_max; /* Max packet size for inlining with SEND. */
|
|
int txq_inline_mpw; /* Max packet size for inlining with eMPW. */
|
|
struct mlx5_hca_attr hca_attr; /* HCA attributes. */
|
|
struct mlx5_lro_config lro; /* LRO configuration. */
|
|
};
|
|
|
|
struct mlx5_devx_wq_attr {
|
|
uint32_t wq_type:4;
|
|
uint32_t wq_signature:1;
|
|
uint32_t end_padding_mode:2;
|
|
uint32_t cd_slave:1;
|
|
uint32_t hds_skip_first_sge:1;
|
|
uint32_t log2_hds_buf_size:3;
|
|
uint32_t page_offset:5;
|
|
uint32_t lwm:16;
|
|
uint32_t pd:24;
|
|
uint32_t uar_page:24;
|
|
uint64_t dbr_addr;
|
|
uint32_t hw_counter;
|
|
uint32_t sw_counter;
|
|
uint32_t log_wq_stride:4;
|
|
uint32_t log_wq_pg_sz:5;
|
|
uint32_t log_wq_sz:5;
|
|
uint32_t dbr_umem_valid:1;
|
|
uint32_t wq_umem_valid:1;
|
|
uint32_t log_hairpin_num_packets:5;
|
|
uint32_t log_hairpin_data_sz:5;
|
|
uint32_t single_wqe_log_num_of_strides:4;
|
|
uint32_t two_byte_shift_en:1;
|
|
uint32_t single_stride_log_num_of_bytes:3;
|
|
uint32_t dbr_umem_id;
|
|
uint32_t wq_umem_id;
|
|
uint64_t wq_umem_offset;
|
|
};
|
|
|
|
/* Create RQ attributes structure, used by create RQ operation. */
|
|
struct mlx5_devx_create_rq_attr {
|
|
uint32_t rlky:1;
|
|
uint32_t delay_drop_en:1;
|
|
uint32_t scatter_fcs:1;
|
|
uint32_t vsd:1;
|
|
uint32_t mem_rq_type:4;
|
|
uint32_t state:4;
|
|
uint32_t flush_in_error_en:1;
|
|
uint32_t hairpin:1;
|
|
uint32_t user_index:24;
|
|
uint32_t cqn:24;
|
|
uint32_t counter_set_id:8;
|
|
uint32_t rmpn:24;
|
|
struct mlx5_devx_wq_attr wq_attr;
|
|
};
|
|
|
|
/* Modify RQ attributes structure, used by modify RQ operation. */
|
|
struct mlx5_devx_modify_rq_attr {
|
|
uint32_t rqn:24;
|
|
uint32_t rq_state:4; /* Current RQ state. */
|
|
uint32_t state:4; /* Required RQ state. */
|
|
uint32_t scatter_fcs:1;
|
|
uint32_t vsd:1;
|
|
uint32_t counter_set_id:8;
|
|
uint32_t hairpin_peer_sq:24;
|
|
uint32_t hairpin_peer_vhca:16;
|
|
uint64_t modify_bitmask;
|
|
uint32_t lwm:16; /* Contained WQ lwm. */
|
|
};
|
|
|
|
struct mlx5_rx_hash_field_select {
|
|
uint32_t l3_prot_type:1;
|
|
uint32_t l4_prot_type:1;
|
|
uint32_t selected_fields:30;
|
|
};
|
|
|
|
/* TIR attributes structure, used by TIR operations. */
|
|
struct mlx5_devx_tir_attr {
|
|
uint32_t disp_type:4;
|
|
uint32_t lro_timeout_period_usecs:16;
|
|
uint32_t lro_enable_mask:4;
|
|
uint32_t lro_max_msg_sz:8;
|
|
uint32_t inline_rqn:24;
|
|
uint32_t rx_hash_symmetric:1;
|
|
uint32_t tunneled_offload_en:1;
|
|
uint32_t indirect_table:24;
|
|
uint32_t rx_hash_fn:4;
|
|
uint32_t self_lb_block:2;
|
|
uint32_t transport_domain:24;
|
|
uint32_t rx_hash_toeplitz_key[10];
|
|
struct mlx5_rx_hash_field_select rx_hash_field_selector_outer;
|
|
struct mlx5_rx_hash_field_select rx_hash_field_selector_inner;
|
|
};
|
|
|
|
/* RQT attributes structure, used by RQT operations. */
|
|
struct mlx5_devx_rqt_attr {
|
|
uint32_t rqt_max_size:16;
|
|
uint32_t rqt_actual_size:16;
|
|
uint32_t rq_list[];
|
|
};
|
|
|
|
/**
|
|
* Type of object being allocated.
|
|
*/
|
|
enum mlx5_verbs_alloc_type {
|
|
MLX5_VERBS_ALLOC_TYPE_NONE,
|
|
MLX5_VERBS_ALLOC_TYPE_TX_QUEUE,
|
|
MLX5_VERBS_ALLOC_TYPE_RX_QUEUE,
|
|
};
|
|
|
|
/* VLAN netdev for VLAN workaround. */
|
|
struct mlx5_vlan_dev {
|
|
uint32_t refcnt;
|
|
uint32_t ifindex; /**< Own interface index. */
|
|
};
|
|
|
|
/* Structure for VF VLAN workaround. */
|
|
struct mlx5_vf_vlan {
|
|
uint32_t tag:12;
|
|
uint32_t created:1;
|
|
};
|
|
|
|
/*
|
|
* Array of VLAN devices created on the base of VF
|
|
* used for workaround in virtual environments.
|
|
*/
|
|
struct mlx5_vlan_vmwa_context {
|
|
int nl_socket;
|
|
uint32_t nl_sn;
|
|
uint32_t vf_ifindex;
|
|
struct rte_eth_dev *dev;
|
|
struct mlx5_vlan_dev vlan_dev[4096];
|
|
};
|
|
|
|
/**
|
|
* Verbs allocator needs a context to know in the callback which kind of
|
|
* resources it is allocating.
|
|
*/
|
|
struct mlx5_verbs_alloc_ctx {
|
|
enum mlx5_verbs_alloc_type type; /* Kind of object being allocated. */
|
|
const void *obj; /* Pointer to the DPDK object. */
|
|
};
|
|
|
|
LIST_HEAD(mlx5_mr_list, mlx5_mr);
|
|
|
|
/* Flow drop context necessary due to Verbs API. */
|
|
struct mlx5_drop {
|
|
struct mlx5_hrxq *hrxq; /* Hash Rx queue queue. */
|
|
struct mlx5_rxq_obj *rxq; /* Rx queue object. */
|
|
};
|
|
|
|
#define MLX5_COUNTERS_PER_POOL 512
|
|
#define MLX5_MAX_PENDING_QUERIES 4
|
|
|
|
struct mlx5_flow_counter_pool;
|
|
|
|
struct flow_counter_stats {
|
|
uint64_t hits;
|
|
uint64_t bytes;
|
|
};
|
|
|
|
/* Counters information. */
|
|
struct mlx5_flow_counter {
|
|
TAILQ_ENTRY(mlx5_flow_counter) next;
|
|
/**< Pointer to the next flow counter structure. */
|
|
uint32_t shared:1; /**< Share counter ID with other flow rules. */
|
|
uint32_t batch: 1;
|
|
/**< Whether the counter was allocated by batch command. */
|
|
uint32_t ref_cnt:30; /**< Reference counter. */
|
|
uint32_t id; /**< Counter ID. */
|
|
union { /**< Holds the counters for the rule. */
|
|
#if defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42)
|
|
struct ibv_counter_set *cs;
|
|
#elif defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
|
|
struct ibv_counters *cs;
|
|
#endif
|
|
struct mlx5_devx_obj *dcs; /**< Counter Devx object. */
|
|
struct mlx5_flow_counter_pool *pool; /**< The counter pool. */
|
|
};
|
|
union {
|
|
uint64_t hits; /**< Reset value of hits packets. */
|
|
int64_t query_gen; /**< Generation of the last release. */
|
|
};
|
|
uint64_t bytes; /**< Reset value of bytes. */
|
|
void *action; /**< Pointer to the dv action. */
|
|
};
|
|
|
|
TAILQ_HEAD(mlx5_counters, mlx5_flow_counter);
|
|
|
|
/* Counter pool structure - query is in pool resolution. */
|
|
struct mlx5_flow_counter_pool {
|
|
TAILQ_ENTRY(mlx5_flow_counter_pool) next;
|
|
struct mlx5_counters counters; /* Free counter list. */
|
|
union {
|
|
struct mlx5_devx_obj *min_dcs;
|
|
rte_atomic64_t a64_dcs;
|
|
};
|
|
/* The devx object of the minimum counter ID. */
|
|
rte_atomic64_t query_gen;
|
|
uint32_t n_counters: 16; /* Number of devx allocated counters. */
|
|
rte_spinlock_t sl; /* The pool lock. */
|
|
struct mlx5_counter_stats_raw *raw;
|
|
struct mlx5_counter_stats_raw *raw_hw; /* The raw on HW working. */
|
|
struct mlx5_flow_counter counters_raw[]; /* The pool counters memory. */
|
|
};
|
|
|
|
struct mlx5_counter_stats_raw;
|
|
|
|
/* Memory management structure for group of counter statistics raws. */
|
|
struct mlx5_counter_stats_mem_mng {
|
|
LIST_ENTRY(mlx5_counter_stats_mem_mng) next;
|
|
struct mlx5_counter_stats_raw *raws;
|
|
struct mlx5_devx_obj *dm;
|
|
struct mlx5dv_devx_umem *umem;
|
|
};
|
|
|
|
/* Raw memory structure for the counter statistics values of a pool. */
|
|
struct mlx5_counter_stats_raw {
|
|
LIST_ENTRY(mlx5_counter_stats_raw) next;
|
|
int min_dcs_id;
|
|
struct mlx5_counter_stats_mem_mng *mem_mng;
|
|
volatile struct flow_counter_stats *data;
|
|
};
|
|
|
|
TAILQ_HEAD(mlx5_counter_pools, mlx5_flow_counter_pool);
|
|
|
|
/* Container structure for counter pools. */
|
|
struct mlx5_pools_container {
|
|
rte_atomic16_t n_valid; /* Number of valid pools. */
|
|
uint16_t n; /* Number of pools. */
|
|
struct mlx5_counter_pools pool_list; /* Counter pool list. */
|
|
struct mlx5_flow_counter_pool **pools; /* Counter pool array. */
|
|
struct mlx5_counter_stats_mem_mng *init_mem_mng;
|
|
/* Hold the memory management for the next allocated pools raws. */
|
|
};
|
|
|
|
/* Counter global management structure. */
|
|
struct mlx5_flow_counter_mng {
|
|
uint8_t mhi[2]; /* master \ host container index. */
|
|
struct mlx5_pools_container ccont[2 * 2];
|
|
/* 2 containers for single and for batch for double-buffer. */
|
|
struct mlx5_counters flow_counters; /* Legacy flow counter list. */
|
|
uint8_t pending_queries;
|
|
uint8_t batch;
|
|
uint16_t pool_index;
|
|
uint8_t query_thread_on;
|
|
LIST_HEAD(mem_mngs, mlx5_counter_stats_mem_mng) mem_mngs;
|
|
LIST_HEAD(stat_raws, mlx5_counter_stats_raw) free_stat_raws;
|
|
};
|
|
|
|
/* Per port data of shared IB device. */
|
|
struct mlx5_ibv_shared_port {
|
|
uint32_t ih_port_id;
|
|
/*
|
|
* Interrupt handler port_id. Used by shared interrupt
|
|
* handler to find the corresponding rte_eth device
|
|
* by IB port index. If value is equal or greater
|
|
* RTE_MAX_ETHPORTS it means there is no subhandler
|
|
* installed for specified IB port index.
|
|
*/
|
|
};
|
|
|
|
/* Table structure. */
|
|
struct mlx5_flow_tbl_resource {
|
|
void *obj; /**< Pointer to DR table object. */
|
|
rte_atomic32_t refcnt; /**< Reference counter. */
|
|
};
|
|
|
|
#define MLX5_MAX_TABLES 0xffff
|
|
#define MLX5_MAX_TABLES_FDB 0xffff
|
|
#define MLX5_GROUP_FACTOR 1
|
|
|
|
#define MLX5_DBR_PAGE_SIZE 4096 /* Must be >= 512. */
|
|
#define MLX5_DBR_SIZE 8
|
|
#define MLX5_DBR_PER_PAGE (MLX5_DBR_PAGE_SIZE / MLX5_DBR_SIZE)
|
|
#define MLX5_DBR_BITMAP_SIZE (MLX5_DBR_PER_PAGE / 64)
|
|
|
|
struct mlx5_devx_dbr_page {
|
|
/* Door-bell records, must be first member in structure. */
|
|
uint8_t dbrs[MLX5_DBR_PAGE_SIZE];
|
|
LIST_ENTRY(mlx5_devx_dbr_page) next; /* Pointer to the next element. */
|
|
struct mlx5dv_devx_umem *umem;
|
|
uint32_t dbr_count; /* Number of door-bell records in use. */
|
|
/* 1 bit marks matching door-bell is in use. */
|
|
uint64_t dbr_bitmap[MLX5_DBR_BITMAP_SIZE];
|
|
};
|
|
|
|
/*
|
|
* Shared Infiniband device context for Master/Representors
|
|
* which belong to same IB device with multiple IB ports.
|
|
**/
|
|
struct mlx5_ibv_shared {
|
|
LIST_ENTRY(mlx5_ibv_shared) next;
|
|
uint32_t refcnt;
|
|
uint32_t devx:1; /* Opened with DV. */
|
|
uint32_t max_port; /* Maximal IB device port index. */
|
|
struct ibv_context *ctx; /* Verbs/DV context. */
|
|
struct ibv_pd *pd; /* Protection Domain. */
|
|
uint32_t pdn; /* Protection Domain number. */
|
|
uint32_t tdn; /* Transport Domain number. */
|
|
char ibdev_name[IBV_SYSFS_NAME_MAX]; /* IB device name. */
|
|
char ibdev_path[IBV_SYSFS_PATH_MAX]; /* IB device path for secondary */
|
|
struct ibv_device_attr_ex device_attr; /* Device properties. */
|
|
struct rte_pci_device *pci_dev; /* Backend PCI device. */
|
|
LIST_ENTRY(mlx5_ibv_shared) mem_event_cb;
|
|
/**< Called by memory event callback. */
|
|
struct {
|
|
uint32_t dev_gen; /* Generation number to flush local caches. */
|
|
rte_rwlock_t rwlock; /* MR Lock. */
|
|
struct mlx5_mr_btree cache; /* Global MR cache table. */
|
|
struct mlx5_mr_list mr_list; /* Registered MR list. */
|
|
struct mlx5_mr_list mr_free_list; /* Freed MR list. */
|
|
} mr;
|
|
/* Shared DV/DR flow data section. */
|
|
pthread_mutex_t dv_mutex; /* DV context mutex. */
|
|
uint32_t dv_refcnt; /* DV/DR data reference counter. */
|
|
void *fdb_domain; /* FDB Direct Rules name space handle. */
|
|
struct mlx5_flow_tbl_resource fdb_tbl[MLX5_MAX_TABLES_FDB];
|
|
/* FDB Direct Rules tables. */
|
|
void *rx_domain; /* RX Direct Rules name space handle. */
|
|
struct mlx5_flow_tbl_resource rx_tbl[MLX5_MAX_TABLES];
|
|
/* RX Direct Rules tables. */
|
|
void *tx_domain; /* TX Direct Rules name space handle. */
|
|
struct mlx5_flow_tbl_resource tx_tbl[MLX5_MAX_TABLES];
|
|
void *esw_drop_action; /* Pointer to DR E-Switch drop action. */
|
|
/* TX Direct Rules tables/ */
|
|
LIST_HEAD(matchers, mlx5_flow_dv_matcher) matchers;
|
|
LIST_HEAD(encap_decap, mlx5_flow_dv_encap_decap_resource) encaps_decaps;
|
|
LIST_HEAD(modify_cmd, mlx5_flow_dv_modify_hdr_resource) modify_cmds;
|
|
LIST_HEAD(tag, mlx5_flow_dv_tag_resource) tags;
|
|
LIST_HEAD(jump, mlx5_flow_dv_jump_tbl_resource) jump_tbl;
|
|
LIST_HEAD(port_id_action_list, mlx5_flow_dv_port_id_action_resource)
|
|
port_id_action_list; /* List of port ID actions. */
|
|
struct mlx5_flow_counter_mng cmng; /* Counters management structure. */
|
|
/* Shared interrupt handler section. */
|
|
pthread_mutex_t intr_mutex; /* Interrupt config mutex. */
|
|
uint32_t intr_cnt; /* Interrupt handler reference counter. */
|
|
struct rte_intr_handle intr_handle; /* Interrupt handler for device. */
|
|
struct rte_intr_handle intr_handle_devx; /* DEVX interrupt handler. */
|
|
struct mlx5dv_devx_cmd_comp *devx_comp; /* DEVX async comp obj. */
|
|
struct mlx5_ibv_shared_port port[]; /* per device port data array. */
|
|
};
|
|
|
|
/* Per-process private structure. */
|
|
struct mlx5_proc_priv {
|
|
size_t uar_table_sz;
|
|
/* Size of UAR register table. */
|
|
void *uar_table[];
|
|
/* Table of UAR registers for each process. */
|
|
};
|
|
|
|
#define MLX5_PROC_PRIV(port_id) \
|
|
((struct mlx5_proc_priv *)rte_eth_devices[port_id].process_private)
|
|
|
|
struct mlx5_priv {
|
|
struct rte_eth_dev_data *dev_data; /* Pointer to device data. */
|
|
struct mlx5_ibv_shared *sh; /* Shared IB device context. */
|
|
uint32_t ibv_port; /* IB device port number. */
|
|
struct rte_ether_addr mac[MLX5_MAX_MAC_ADDRESSES]; /* MAC addresses. */
|
|
BITFIELD_DECLARE(mac_own, uint64_t, MLX5_MAX_MAC_ADDRESSES);
|
|
/* Bit-field of MAC addresses owned by the PMD. */
|
|
uint16_t vlan_filter[MLX5_MAX_VLAN_IDS]; /* VLAN filters table. */
|
|
unsigned int vlan_filter_n; /* Number of configured VLAN filters. */
|
|
/* Device properties. */
|
|
uint16_t mtu; /* Configured MTU. */
|
|
unsigned int isolated:1; /* Whether isolated mode is enabled. */
|
|
unsigned int representor:1; /* Device is a port representor. */
|
|
unsigned int master:1; /* Device is a E-Switch master. */
|
|
unsigned int dr_shared:1; /* DV/DR data is shared. */
|
|
unsigned int counter_fallback:1; /* Use counter fallback management. */
|
|
uint16_t domain_id; /* Switch domain identifier. */
|
|
uint16_t vport_id; /* Associated VF vport index (if any). */
|
|
int32_t representor_id; /* Port representor identifier. */
|
|
unsigned int if_index; /* Associated kernel network device index. */
|
|
/* RX/TX queues. */
|
|
unsigned int rxqs_n; /* RX queues array size. */
|
|
unsigned int txqs_n; /* TX queues array size. */
|
|
struct mlx5_rxq_data *(*rxqs)[]; /* RX queues. */
|
|
struct mlx5_txq_data *(*txqs)[]; /* TX queues. */
|
|
struct rte_mempool *mprq_mp; /* Mempool for Multi-Packet RQ. */
|
|
struct rte_eth_rss_conf rss_conf; /* RSS configuration. */
|
|
unsigned int (*reta_idx)[]; /* RETA index table. */
|
|
unsigned int reta_idx_n; /* RETA index size. */
|
|
struct mlx5_drop drop_queue; /* Flow drop queues. */
|
|
struct mlx5_flows flows; /* RTE Flow rules. */
|
|
struct mlx5_flows ctrl_flows; /* Control flow rules. */
|
|
LIST_HEAD(rxq, mlx5_rxq_ctrl) rxqsctrl; /* DPDK Rx queues. */
|
|
LIST_HEAD(rxqobj, mlx5_rxq_obj) rxqsobj; /* Verbs/DevX Rx queues. */
|
|
LIST_HEAD(hrxq, mlx5_hrxq) hrxqs; /* Verbs Hash Rx queues. */
|
|
LIST_HEAD(txq, mlx5_txq_ctrl) txqsctrl; /* DPDK Tx queues. */
|
|
LIST_HEAD(txqibv, mlx5_txq_ibv) txqsibv; /* Verbs Tx queues. */
|
|
/* Indirection tables. */
|
|
LIST_HEAD(ind_tables, mlx5_ind_table_obj) ind_tbls;
|
|
/* Pointer to next element. */
|
|
rte_atomic32_t refcnt; /**< Reference counter. */
|
|
struct ibv_flow_action *verbs_action;
|
|
/**< Verbs modify header action object. */
|
|
uint8_t ft_type; /**< Flow table type, Rx or Tx. */
|
|
uint8_t max_lro_msg_size;
|
|
/* Tags resources cache. */
|
|
uint32_t link_speed_capa; /* Link speed capabilities. */
|
|
struct mlx5_xstats_ctrl xstats_ctrl; /* Extended stats control. */
|
|
struct mlx5_stats_ctrl stats_ctrl; /* Stats control. */
|
|
struct mlx5_dev_config config; /* Device configuration. */
|
|
struct mlx5_verbs_alloc_ctx verbs_alloc_ctx;
|
|
/* Context for Verbs allocator. */
|
|
int nl_socket_rdma; /* Netlink socket (NETLINK_RDMA). */
|
|
int nl_socket_route; /* Netlink socket (NETLINK_ROUTE). */
|
|
uint32_t nl_sn; /* Netlink message sequence number. */
|
|
LIST_HEAD(dbrpage, mlx5_devx_dbr_page) dbrpgs; /* Door-bell pages. */
|
|
struct mlx5_vlan_vmwa_context *vmwa_context; /* VLAN WA context. */
|
|
#ifndef RTE_ARCH_64
|
|
rte_spinlock_t uar_lock_cq; /* CQs share a common distinct UAR */
|
|
rte_spinlock_t uar_lock[MLX5_UAR_PAGE_NUM_MAX];
|
|
/* UAR same-page access control required in 32bit implementations. */
|
|
#endif
|
|
};
|
|
|
|
#define PORT_ID(priv) ((priv)->dev_data->port_id)
|
|
#define ETH_DEV(priv) (&rte_eth_devices[PORT_ID(priv)])
|
|
|
|
/* mlx5.c */
|
|
|
|
int mlx5_getenv_int(const char *);
|
|
int mlx5_proc_priv_init(struct rte_eth_dev *dev);
|
|
int64_t mlx5_get_dbr(struct rte_eth_dev *dev,
|
|
struct mlx5_devx_dbr_page **dbr_page);
|
|
int32_t mlx5_release_dbr(struct rte_eth_dev *dev, uint32_t umem_id,
|
|
uint64_t offset);
|
|
|
|
/* mlx5_ethdev.c */
|
|
|
|
int mlx5_get_ifname(const struct rte_eth_dev *dev, char (*ifname)[IF_NAMESIZE]);
|
|
int mlx5_get_master_ifname(const char *ibdev_path, char (*ifname)[IF_NAMESIZE]);
|
|
unsigned int mlx5_ifindex(const struct rte_eth_dev *dev);
|
|
int mlx5_ifreq(const struct rte_eth_dev *dev, int req, struct ifreq *ifr);
|
|
int mlx5_get_mtu(struct rte_eth_dev *dev, uint16_t *mtu);
|
|
int mlx5_set_flags(struct rte_eth_dev *dev, unsigned int keep,
|
|
unsigned int flags);
|
|
int mlx5_dev_configure(struct rte_eth_dev *dev);
|
|
void mlx5_dev_infos_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *info);
|
|
int mlx5_read_clock(struct rte_eth_dev *dev, uint64_t *clock);
|
|
int mlx5_fw_version_get(struct rte_eth_dev *dev, char *fw_ver, size_t fw_size);
|
|
const uint32_t *mlx5_dev_supported_ptypes_get(struct rte_eth_dev *dev);
|
|
int mlx5_link_update(struct rte_eth_dev *dev, int wait_to_complete);
|
|
int mlx5_force_link_status_change(struct rte_eth_dev *dev, int status);
|
|
int mlx5_dev_set_mtu(struct rte_eth_dev *dev, uint16_t mtu);
|
|
int mlx5_dev_get_flow_ctrl(struct rte_eth_dev *dev,
|
|
struct rte_eth_fc_conf *fc_conf);
|
|
int mlx5_dev_set_flow_ctrl(struct rte_eth_dev *dev,
|
|
struct rte_eth_fc_conf *fc_conf);
|
|
int mlx5_ibv_device_to_pci_addr(const struct ibv_device *device,
|
|
struct rte_pci_addr *pci_addr);
|
|
void mlx5_dev_link_status_handler(void *arg);
|
|
void mlx5_dev_interrupt_handler(void *arg);
|
|
void mlx5_dev_interrupt_handler_devx(void *arg);
|
|
void mlx5_dev_interrupt_handler_uninstall(struct rte_eth_dev *dev);
|
|
void mlx5_dev_interrupt_handler_install(struct rte_eth_dev *dev);
|
|
int mlx5_set_link_down(struct rte_eth_dev *dev);
|
|
int mlx5_set_link_up(struct rte_eth_dev *dev);
|
|
int mlx5_is_removed(struct rte_eth_dev *dev);
|
|
eth_tx_burst_t mlx5_select_tx_function(struct rte_eth_dev *dev);
|
|
eth_rx_burst_t mlx5_select_rx_function(struct rte_eth_dev *dev);
|
|
unsigned int mlx5_dev_to_port_id(const struct rte_device *dev,
|
|
uint16_t *port_list,
|
|
unsigned int port_list_n);
|
|
int mlx5_port_to_eswitch_info(uint16_t port, uint16_t *es_domain_id,
|
|
uint16_t *es_port_id);
|
|
int mlx5_sysfs_switch_info(unsigned int ifindex,
|
|
struct mlx5_switch_info *info);
|
|
void mlx5_sysfs_check_switch_info(bool device_dir,
|
|
struct mlx5_switch_info *switch_info);
|
|
void mlx5_nl_check_switch_info(bool nun_vf_set,
|
|
struct mlx5_switch_info *switch_info);
|
|
void mlx5_translate_port_name(const char *port_name_in,
|
|
struct mlx5_switch_info *port_info_out);
|
|
void mlx5_intr_callback_unregister(const struct rte_intr_handle *handle,
|
|
rte_intr_callback_fn cb_fn, void *cb_arg);
|
|
|
|
/* mlx5_mac.c */
|
|
|
|
int mlx5_get_mac(struct rte_eth_dev *dev, uint8_t (*mac)[RTE_ETHER_ADDR_LEN]);
|
|
void mlx5_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index);
|
|
int mlx5_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac,
|
|
uint32_t index, uint32_t vmdq);
|
|
int mlx5_mac_addr_set(struct rte_eth_dev *dev, struct rte_ether_addr *mac_addr);
|
|
int mlx5_set_mc_addr_list(struct rte_eth_dev *dev,
|
|
struct rte_ether_addr *mc_addr_set,
|
|
uint32_t nb_mc_addr);
|
|
|
|
/* mlx5_rss.c */
|
|
|
|
int mlx5_rss_hash_update(struct rte_eth_dev *dev,
|
|
struct rte_eth_rss_conf *rss_conf);
|
|
int mlx5_rss_hash_conf_get(struct rte_eth_dev *dev,
|
|
struct rte_eth_rss_conf *rss_conf);
|
|
int mlx5_rss_reta_index_resize(struct rte_eth_dev *dev, unsigned int reta_size);
|
|
int mlx5_dev_rss_reta_query(struct rte_eth_dev *dev,
|
|
struct rte_eth_rss_reta_entry64 *reta_conf,
|
|
uint16_t reta_size);
|
|
int mlx5_dev_rss_reta_update(struct rte_eth_dev *dev,
|
|
struct rte_eth_rss_reta_entry64 *reta_conf,
|
|
uint16_t reta_size);
|
|
|
|
/* mlx5_rxmode.c */
|
|
|
|
void mlx5_promiscuous_enable(struct rte_eth_dev *dev);
|
|
void mlx5_promiscuous_disable(struct rte_eth_dev *dev);
|
|
void mlx5_allmulticast_enable(struct rte_eth_dev *dev);
|
|
void mlx5_allmulticast_disable(struct rte_eth_dev *dev);
|
|
|
|
/* mlx5_stats.c */
|
|
|
|
void mlx5_stats_init(struct rte_eth_dev *dev);
|
|
int mlx5_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats);
|
|
void mlx5_stats_reset(struct rte_eth_dev *dev);
|
|
int mlx5_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *stats,
|
|
unsigned int n);
|
|
void mlx5_xstats_reset(struct rte_eth_dev *dev);
|
|
int mlx5_xstats_get_names(struct rte_eth_dev *dev __rte_unused,
|
|
struct rte_eth_xstat_name *xstats_names,
|
|
unsigned int n);
|
|
|
|
/* mlx5_vlan.c */
|
|
|
|
int mlx5_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on);
|
|
void mlx5_vlan_strip_queue_set(struct rte_eth_dev *dev, uint16_t queue, int on);
|
|
int mlx5_vlan_offload_set(struct rte_eth_dev *dev, int mask);
|
|
|
|
/* mlx5_trigger.c */
|
|
|
|
int mlx5_dev_start(struct rte_eth_dev *dev);
|
|
void mlx5_dev_stop(struct rte_eth_dev *dev);
|
|
int mlx5_traffic_enable(struct rte_eth_dev *dev);
|
|
void mlx5_traffic_disable(struct rte_eth_dev *dev);
|
|
int mlx5_traffic_restart(struct rte_eth_dev *dev);
|
|
|
|
/* mlx5_flow.c */
|
|
|
|
int mlx5_flow_discover_priorities(struct rte_eth_dev *dev);
|
|
void mlx5_flow_print(struct rte_flow *flow);
|
|
int mlx5_flow_validate(struct rte_eth_dev *dev,
|
|
const struct rte_flow_attr *attr,
|
|
const struct rte_flow_item items[],
|
|
const struct rte_flow_action actions[],
|
|
struct rte_flow_error *error);
|
|
struct rte_flow *mlx5_flow_create(struct rte_eth_dev *dev,
|
|
const struct rte_flow_attr *attr,
|
|
const struct rte_flow_item items[],
|
|
const struct rte_flow_action actions[],
|
|
struct rte_flow_error *error);
|
|
int mlx5_flow_destroy(struct rte_eth_dev *dev, struct rte_flow *flow,
|
|
struct rte_flow_error *error);
|
|
void mlx5_flow_list_flush(struct rte_eth_dev *dev, struct mlx5_flows *list);
|
|
int mlx5_flow_flush(struct rte_eth_dev *dev, struct rte_flow_error *error);
|
|
int mlx5_flow_query(struct rte_eth_dev *dev, struct rte_flow *flow,
|
|
const struct rte_flow_action *action, void *data,
|
|
struct rte_flow_error *error);
|
|
int mlx5_flow_isolate(struct rte_eth_dev *dev, int enable,
|
|
struct rte_flow_error *error);
|
|
int mlx5_dev_filter_ctrl(struct rte_eth_dev *dev,
|
|
enum rte_filter_type filter_type,
|
|
enum rte_filter_op filter_op,
|
|
void *arg);
|
|
int mlx5_flow_start(struct rte_eth_dev *dev, struct mlx5_flows *list);
|
|
void mlx5_flow_stop(struct rte_eth_dev *dev, struct mlx5_flows *list);
|
|
int mlx5_flow_verify(struct rte_eth_dev *dev);
|
|
int mlx5_ctrl_flow_vlan(struct rte_eth_dev *dev,
|
|
struct rte_flow_item_eth *eth_spec,
|
|
struct rte_flow_item_eth *eth_mask,
|
|
struct rte_flow_item_vlan *vlan_spec,
|
|
struct rte_flow_item_vlan *vlan_mask);
|
|
int mlx5_ctrl_flow(struct rte_eth_dev *dev,
|
|
struct rte_flow_item_eth *eth_spec,
|
|
struct rte_flow_item_eth *eth_mask);
|
|
int mlx5_flow_create_drop_queue(struct rte_eth_dev *dev);
|
|
void mlx5_flow_delete_drop_queue(struct rte_eth_dev *dev);
|
|
void mlx5_flow_async_pool_query_handle(struct mlx5_ibv_shared *sh,
|
|
uint64_t async_id, int status);
|
|
void mlx5_set_query_alarm(struct mlx5_ibv_shared *sh);
|
|
void mlx5_flow_query_alarm(void *arg);
|
|
|
|
/* mlx5_mp.c */
|
|
void mlx5_mp_req_start_rxtx(struct rte_eth_dev *dev);
|
|
void mlx5_mp_req_stop_rxtx(struct rte_eth_dev *dev);
|
|
int mlx5_mp_req_mr_create(struct rte_eth_dev *dev, uintptr_t addr);
|
|
int mlx5_mp_req_verbs_cmd_fd(struct rte_eth_dev *dev);
|
|
int mlx5_mp_req_queue_state_modify(struct rte_eth_dev *dev,
|
|
struct mlx5_mp_arg_queue_state_modify *sm);
|
|
int mlx5_mp_init_primary(void);
|
|
void mlx5_mp_uninit_primary(void);
|
|
int mlx5_mp_init_secondary(void);
|
|
void mlx5_mp_uninit_secondary(void);
|
|
|
|
/* mlx5_nl.c */
|
|
|
|
int mlx5_nl_init(int protocol);
|
|
int mlx5_nl_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac,
|
|
uint32_t index);
|
|
int mlx5_nl_mac_addr_remove(struct rte_eth_dev *dev, struct rte_ether_addr *mac,
|
|
uint32_t index);
|
|
void mlx5_nl_mac_addr_sync(struct rte_eth_dev *dev);
|
|
void mlx5_nl_mac_addr_flush(struct rte_eth_dev *dev);
|
|
int mlx5_nl_promisc(struct rte_eth_dev *dev, int enable);
|
|
int mlx5_nl_allmulti(struct rte_eth_dev *dev, int enable);
|
|
unsigned int mlx5_nl_portnum(int nl, const char *name);
|
|
unsigned int mlx5_nl_ifindex(int nl, const char *name, uint32_t pindex);
|
|
int mlx5_nl_switch_info(int nl, unsigned int ifindex,
|
|
struct mlx5_switch_info *info);
|
|
|
|
struct mlx5_vlan_vmwa_context *mlx5_vlan_vmwa_init(struct rte_eth_dev *dev,
|
|
uint32_t ifindex);
|
|
void mlx5_vlan_vmwa_exit(struct mlx5_vlan_vmwa_context *ctx);
|
|
void mlx5_vlan_vmwa_release(struct rte_eth_dev *dev,
|
|
struct mlx5_vf_vlan *vf_vlan);
|
|
void mlx5_vlan_vmwa_acquire(struct rte_eth_dev *dev,
|
|
struct mlx5_vf_vlan *vf_vlan);
|
|
|
|
/* mlx5_devx_cmds.c */
|
|
|
|
struct mlx5_devx_obj *mlx5_devx_cmd_flow_counter_alloc(struct ibv_context *ctx,
|
|
uint32_t bulk_sz);
|
|
int mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj);
|
|
int mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs,
|
|
int clear, uint32_t n_counters,
|
|
uint64_t *pkts, uint64_t *bytes,
|
|
uint32_t mkey, void *addr,
|
|
struct mlx5dv_devx_cmd_comp *cmd_comp,
|
|
uint64_t async_id);
|
|
int mlx5_devx_cmd_query_hca_attr(struct ibv_context *ctx,
|
|
struct mlx5_hca_attr *attr);
|
|
struct mlx5_devx_obj *mlx5_devx_cmd_mkey_create(struct ibv_context *ctx,
|
|
struct mlx5_devx_mkey_attr *attr);
|
|
int mlx5_devx_get_out_command_status(void *out);
|
|
int mlx5_devx_cmd_qp_query_tis_td(struct ibv_qp *qp, uint32_t tis_num,
|
|
uint32_t *tis_td);
|
|
struct mlx5_devx_obj *mlx5_devx_cmd_create_rq(struct ibv_context *ctx,
|
|
struct mlx5_devx_create_rq_attr *rq_attr,
|
|
int socket);
|
|
int mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq,
|
|
struct mlx5_devx_modify_rq_attr *rq_attr);
|
|
struct mlx5_devx_obj *mlx5_devx_cmd_create_tir(struct ibv_context *ctx,
|
|
struct mlx5_devx_tir_attr *tir_attr);
|
|
struct mlx5_devx_obj *mlx5_devx_cmd_create_rqt(struct ibv_context *ctx,
|
|
struct mlx5_devx_rqt_attr *rqt_attr);
|
|
|
|
#endif /* RTE_PMD_MLX5_H_ */
|