2014-05-19 01:21:02 +00:00
|
|
|
/******************************************************************************
|
|
|
|
|
2015-06-05 22:52:42 +00:00
|
|
|
Copyright (c) 2013-2015, Intel Corporation
|
2014-05-19 01:21:02 +00:00
|
|
|
All rights reserved.
|
|
|
|
|
|
|
|
Redistribution and use in source and binary forms, with or without
|
|
|
|
modification, are permitted provided that the following conditions are met:
|
|
|
|
|
|
|
|
1. Redistributions of source code must retain the above copyright notice,
|
|
|
|
this list of conditions and the following disclaimer.
|
|
|
|
|
|
|
|
2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
notice, this list of conditions and the following disclaimer in the
|
|
|
|
documentation and/or other materials provided with the distribution.
|
|
|
|
|
|
|
|
3. Neither the name of the Intel Corporation nor the names of its
|
|
|
|
contributors may be used to endorse or promote products derived from
|
|
|
|
this software without specific prior written permission.
|
|
|
|
|
|
|
|
THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
|
|
|
AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
|
|
IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
|
|
ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
|
|
|
|
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
|
|
|
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
|
|
|
SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
|
|
|
INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
|
|
|
CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
|
|
ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
|
|
|
|
******************************************************************************/
|
|
|
|
/*$FreeBSD$*/
|
|
|
|
|
|
|
|
#ifndef _I40E_REGISTER_H_
|
|
|
|
#define _I40E_REGISTER_H_
|
|
|
|
|
|
|
|
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_ARQBAH 0x000801C0 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_ARQBAH_ARQBAH_SHIFT 0
|
|
|
|
#define I40E_GL_ARQBAH_ARQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_ARQBAH_ARQBAH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_ARQBAL 0x000800C0 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_ARQBAL_ARQBAL_SHIFT 0
|
|
|
|
#define I40E_GL_ARQBAL_ARQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_ARQBAL_ARQBAL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_ARQH 0x000803C0 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_ARQH_ARQH_SHIFT 0
|
|
|
|
#define I40E_GL_ARQH_ARQH_MASK I40E_MASK(0x3FF, I40E_GL_ARQH_ARQH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_ARQT 0x000804C0 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_ARQT_ARQT_SHIFT 0
|
|
|
|
#define I40E_GL_ARQT_ARQT_MASK I40E_MASK(0x3FF, I40E_GL_ARQT_ARQT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_ATQBAH 0x00080140 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_ATQBAH_ATQBAH_SHIFT 0
|
|
|
|
#define I40E_GL_ATQBAH_ATQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_ATQBAH_ATQBAH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_ATQBAL 0x00080040 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_ATQBAL_ATQBAL_SHIFT 0
|
|
|
|
#define I40E_GL_ATQBAL_ATQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_ATQBAL_ATQBAL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_ATQH 0x00080340 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_ATQH_ATQH_SHIFT 0
|
|
|
|
#define I40E_GL_ATQH_ATQH_MASK I40E_MASK(0x3FF, I40E_GL_ATQH_ATQH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_ATQLEN 0x00080240 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_ATQLEN_ATQLEN_SHIFT 0
|
|
|
|
#define I40E_GL_ATQLEN_ATQLEN_MASK I40E_MASK(0x3FF, I40E_GL_ATQLEN_ATQLEN_SHIFT)
|
|
|
|
#define I40E_GL_ATQLEN_ATQVFE_SHIFT 28
|
|
|
|
#define I40E_GL_ATQLEN_ATQVFE_MASK I40E_MASK(0x1, I40E_GL_ATQLEN_ATQVFE_SHIFT)
|
|
|
|
#define I40E_GL_ATQLEN_ATQOVFL_SHIFT 29
|
|
|
|
#define I40E_GL_ATQLEN_ATQOVFL_MASK I40E_MASK(0x1, I40E_GL_ATQLEN_ATQOVFL_SHIFT)
|
|
|
|
#define I40E_GL_ATQLEN_ATQCRIT_SHIFT 30
|
|
|
|
#define I40E_GL_ATQLEN_ATQCRIT_MASK I40E_MASK(0x1, I40E_GL_ATQLEN_ATQCRIT_SHIFT)
|
|
|
|
#define I40E_GL_ATQLEN_ATQENABLE_SHIFT 31
|
|
|
|
#define I40E_GL_ATQLEN_ATQENABLE_MASK I40E_MASK(0x1, I40E_GL_ATQLEN_ATQENABLE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_ATQT 0x00080440 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_ATQT_ATQT_SHIFT 0
|
|
|
|
#define I40E_GL_ATQT_ATQT_MASK I40E_MASK(0x3FF, I40E_GL_ATQT_ATQT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PF_ARQBAH 0x00080180 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PF_ARQBAH_ARQBAH_SHIFT 0
|
|
|
|
#define I40E_PF_ARQBAH_ARQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_PF_ARQBAH_ARQBAH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PF_ARQBAL 0x00080080 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PF_ARQBAL_ARQBAL_SHIFT 0
|
|
|
|
#define I40E_PF_ARQBAL_ARQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_PF_ARQBAL_ARQBAL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PF_ARQH 0x00080380 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PF_ARQH_ARQH_SHIFT 0
|
|
|
|
#define I40E_PF_ARQH_ARQH_MASK I40E_MASK(0x3FF, I40E_PF_ARQH_ARQH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PF_ARQLEN 0x00080280 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PF_ARQLEN_ARQLEN_SHIFT 0
|
|
|
|
#define I40E_PF_ARQLEN_ARQLEN_MASK I40E_MASK(0x3FF, I40E_PF_ARQLEN_ARQLEN_SHIFT)
|
|
|
|
#define I40E_PF_ARQLEN_ARQVFE_SHIFT 28
|
|
|
|
#define I40E_PF_ARQLEN_ARQVFE_MASK I40E_MASK(0x1, I40E_PF_ARQLEN_ARQVFE_SHIFT)
|
|
|
|
#define I40E_PF_ARQLEN_ARQOVFL_SHIFT 29
|
|
|
|
#define I40E_PF_ARQLEN_ARQOVFL_MASK I40E_MASK(0x1, I40E_PF_ARQLEN_ARQOVFL_SHIFT)
|
|
|
|
#define I40E_PF_ARQLEN_ARQCRIT_SHIFT 30
|
|
|
|
#define I40E_PF_ARQLEN_ARQCRIT_MASK I40E_MASK(0x1, I40E_PF_ARQLEN_ARQCRIT_SHIFT)
|
|
|
|
#define I40E_PF_ARQLEN_ARQENABLE_SHIFT 31
|
|
|
|
#define I40E_PF_ARQLEN_ARQENABLE_MASK I40E_MASK(0x1, I40E_PF_ARQLEN_ARQENABLE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PF_ARQT 0x00080480 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PF_ARQT_ARQT_SHIFT 0
|
|
|
|
#define I40E_PF_ARQT_ARQT_MASK I40E_MASK(0x3FF, I40E_PF_ARQT_ARQT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PF_ATQBAH 0x00080100 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PF_ATQBAH_ATQBAH_SHIFT 0
|
|
|
|
#define I40E_PF_ATQBAH_ATQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_PF_ATQBAH_ATQBAH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PF_ATQBAL 0x00080000 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PF_ATQBAL_ATQBAL_SHIFT 0
|
|
|
|
#define I40E_PF_ATQBAL_ATQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_PF_ATQBAL_ATQBAL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PF_ATQH 0x00080300 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PF_ATQH_ATQH_SHIFT 0
|
|
|
|
#define I40E_PF_ATQH_ATQH_MASK I40E_MASK(0x3FF, I40E_PF_ATQH_ATQH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PF_ATQLEN 0x00080200 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PF_ATQLEN_ATQLEN_SHIFT 0
|
|
|
|
#define I40E_PF_ATQLEN_ATQLEN_MASK I40E_MASK(0x3FF, I40E_PF_ATQLEN_ATQLEN_SHIFT)
|
|
|
|
#define I40E_PF_ATQLEN_ATQVFE_SHIFT 28
|
|
|
|
#define I40E_PF_ATQLEN_ATQVFE_MASK I40E_MASK(0x1, I40E_PF_ATQLEN_ATQVFE_SHIFT)
|
|
|
|
#define I40E_PF_ATQLEN_ATQOVFL_SHIFT 29
|
|
|
|
#define I40E_PF_ATQLEN_ATQOVFL_MASK I40E_MASK(0x1, I40E_PF_ATQLEN_ATQOVFL_SHIFT)
|
|
|
|
#define I40E_PF_ATQLEN_ATQCRIT_SHIFT 30
|
|
|
|
#define I40E_PF_ATQLEN_ATQCRIT_MASK I40E_MASK(0x1, I40E_PF_ATQLEN_ATQCRIT_SHIFT)
|
|
|
|
#define I40E_PF_ATQLEN_ATQENABLE_SHIFT 31
|
|
|
|
#define I40E_PF_ATQLEN_ATQENABLE_MASK I40E_MASK(0x1, I40E_PF_ATQLEN_ATQENABLE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PF_ATQT 0x00080400 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PF_ATQT_ATQT_SHIFT 0
|
|
|
|
#define I40E_PF_ATQT_ATQT_MASK I40E_MASK(0x3FF, I40E_PF_ATQT_ATQT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ARQBAH(_VF) (0x00081400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ARQBAH_MAX_INDEX 127
|
|
|
|
#define I40E_VF_ARQBAH_ARQBAH_SHIFT 0
|
|
|
|
#define I40E_VF_ARQBAH_ARQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ARQBAH_ARQBAH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ARQBAL(_VF) (0x00080C00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ARQBAL_MAX_INDEX 127
|
|
|
|
#define I40E_VF_ARQBAL_ARQBAL_SHIFT 0
|
|
|
|
#define I40E_VF_ARQBAL_ARQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ARQBAL_ARQBAL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ARQH(_VF) (0x00082400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ARQH_MAX_INDEX 127
|
|
|
|
#define I40E_VF_ARQH_ARQH_SHIFT 0
|
|
|
|
#define I40E_VF_ARQH_ARQH_MASK I40E_MASK(0x3FF, I40E_VF_ARQH_ARQH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ARQLEN(_VF) (0x00081C00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ARQLEN_MAX_INDEX 127
|
|
|
|
#define I40E_VF_ARQLEN_ARQLEN_SHIFT 0
|
|
|
|
#define I40E_VF_ARQLEN_ARQLEN_MASK I40E_MASK(0x3FF, I40E_VF_ARQLEN_ARQLEN_SHIFT)
|
|
|
|
#define I40E_VF_ARQLEN_ARQVFE_SHIFT 28
|
|
|
|
#define I40E_VF_ARQLEN_ARQVFE_MASK I40E_MASK(0x1, I40E_VF_ARQLEN_ARQVFE_SHIFT)
|
|
|
|
#define I40E_VF_ARQLEN_ARQOVFL_SHIFT 29
|
|
|
|
#define I40E_VF_ARQLEN_ARQOVFL_MASK I40E_MASK(0x1, I40E_VF_ARQLEN_ARQOVFL_SHIFT)
|
|
|
|
#define I40E_VF_ARQLEN_ARQCRIT_SHIFT 30
|
|
|
|
#define I40E_VF_ARQLEN_ARQCRIT_MASK I40E_MASK(0x1, I40E_VF_ARQLEN_ARQCRIT_SHIFT)
|
|
|
|
#define I40E_VF_ARQLEN_ARQENABLE_SHIFT 31
|
|
|
|
#define I40E_VF_ARQLEN_ARQENABLE_MASK I40E_MASK(0x1, I40E_VF_ARQLEN_ARQENABLE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ARQT(_VF) (0x00082C00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ARQT_MAX_INDEX 127
|
|
|
|
#define I40E_VF_ARQT_ARQT_SHIFT 0
|
|
|
|
#define I40E_VF_ARQT_ARQT_MASK I40E_MASK(0x3FF, I40E_VF_ARQT_ARQT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ATQBAH(_VF) (0x00081000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ATQBAH_MAX_INDEX 127
|
|
|
|
#define I40E_VF_ATQBAH_ATQBAH_SHIFT 0
|
|
|
|
#define I40E_VF_ATQBAH_ATQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ATQBAH_ATQBAH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ATQBAL(_VF) (0x00080800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ATQBAL_MAX_INDEX 127
|
|
|
|
#define I40E_VF_ATQBAL_ATQBAL_SHIFT 0
|
|
|
|
#define I40E_VF_ATQBAL_ATQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ATQBAL_ATQBAL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ATQH(_VF) (0x00082000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ATQH_MAX_INDEX 127
|
|
|
|
#define I40E_VF_ATQH_ATQH_SHIFT 0
|
|
|
|
#define I40E_VF_ATQH_ATQH_MASK I40E_MASK(0x3FF, I40E_VF_ATQH_ATQH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ATQLEN(_VF) (0x00081800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ATQLEN_MAX_INDEX 127
|
|
|
|
#define I40E_VF_ATQLEN_ATQLEN_SHIFT 0
|
|
|
|
#define I40E_VF_ATQLEN_ATQLEN_MASK I40E_MASK(0x3FF, I40E_VF_ATQLEN_ATQLEN_SHIFT)
|
|
|
|
#define I40E_VF_ATQLEN_ATQVFE_SHIFT 28
|
|
|
|
#define I40E_VF_ATQLEN_ATQVFE_MASK I40E_MASK(0x1, I40E_VF_ATQLEN_ATQVFE_SHIFT)
|
|
|
|
#define I40E_VF_ATQLEN_ATQOVFL_SHIFT 29
|
|
|
|
#define I40E_VF_ATQLEN_ATQOVFL_MASK I40E_MASK(0x1, I40E_VF_ATQLEN_ATQOVFL_SHIFT)
|
|
|
|
#define I40E_VF_ATQLEN_ATQCRIT_SHIFT 30
|
|
|
|
#define I40E_VF_ATQLEN_ATQCRIT_MASK I40E_MASK(0x1, I40E_VF_ATQLEN_ATQCRIT_SHIFT)
|
|
|
|
#define I40E_VF_ATQLEN_ATQENABLE_SHIFT 31
|
|
|
|
#define I40E_VF_ATQLEN_ATQENABLE_MASK I40E_MASK(0x1, I40E_VF_ATQLEN_ATQENABLE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ATQT(_VF) (0x00082800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ATQT_MAX_INDEX 127
|
|
|
|
#define I40E_VF_ATQT_ATQT_SHIFT 0
|
|
|
|
#define I40E_VF_ATQT_ATQT_MASK I40E_MASK(0x3FF, I40E_VF_ATQT_ATQT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRT_L2TAGSEN 0x001C0B20 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRT_L2TAGSEN_ENABLE_SHIFT 0
|
|
|
|
#define I40E_PRT_L2TAGSEN_ENABLE_MASK I40E_MASK(0xFF, I40E_PRT_L2TAGSEN_ENABLE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFCM_LAN_ERRDATA 0x0010C080 /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFCM_LAN_ERRDATA_ERROR_CODE_SHIFT 0
|
|
|
|
#define I40E_PFCM_LAN_ERRDATA_ERROR_CODE_MASK I40E_MASK(0xF, I40E_PFCM_LAN_ERRDATA_ERROR_CODE_SHIFT)
|
|
|
|
#define I40E_PFCM_LAN_ERRDATA_Q_TYPE_SHIFT 4
|
|
|
|
#define I40E_PFCM_LAN_ERRDATA_Q_TYPE_MASK I40E_MASK(0x7, I40E_PFCM_LAN_ERRDATA_Q_TYPE_SHIFT)
|
|
|
|
#define I40E_PFCM_LAN_ERRDATA_Q_NUM_SHIFT 8
|
|
|
|
#define I40E_PFCM_LAN_ERRDATA_Q_NUM_MASK I40E_MASK(0xFFF, I40E_PFCM_LAN_ERRDATA_Q_NUM_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFCM_LAN_ERRINFO 0x0010C000 /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFCM_LAN_ERRINFO_ERROR_VALID_SHIFT 0
|
|
|
|
#define I40E_PFCM_LAN_ERRINFO_ERROR_VALID_MASK I40E_MASK(0x1, I40E_PFCM_LAN_ERRINFO_ERROR_VALID_SHIFT)
|
|
|
|
#define I40E_PFCM_LAN_ERRINFO_ERROR_INST_SHIFT 4
|
|
|
|
#define I40E_PFCM_LAN_ERRINFO_ERROR_INST_MASK I40E_MASK(0x7, I40E_PFCM_LAN_ERRINFO_ERROR_INST_SHIFT)
|
|
|
|
#define I40E_PFCM_LAN_ERRINFO_DBL_ERROR_CNT_SHIFT 8
|
|
|
|
#define I40E_PFCM_LAN_ERRINFO_DBL_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_PFCM_LAN_ERRINFO_DBL_ERROR_CNT_SHIFT)
|
|
|
|
#define I40E_PFCM_LAN_ERRINFO_RLU_ERROR_CNT_SHIFT 16
|
|
|
|
#define I40E_PFCM_LAN_ERRINFO_RLU_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_PFCM_LAN_ERRINFO_RLU_ERROR_CNT_SHIFT)
|
|
|
|
#define I40E_PFCM_LAN_ERRINFO_RLS_ERROR_CNT_SHIFT 24
|
|
|
|
#define I40E_PFCM_LAN_ERRINFO_RLS_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_PFCM_LAN_ERRINFO_RLS_ERROR_CNT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFCM_LANCTXCTL 0x0010C300 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFCM_LANCTXCTL_QUEUE_NUM_SHIFT 0
|
|
|
|
#define I40E_PFCM_LANCTXCTL_QUEUE_NUM_MASK I40E_MASK(0xFFF, I40E_PFCM_LANCTXCTL_QUEUE_NUM_SHIFT)
|
|
|
|
#define I40E_PFCM_LANCTXCTL_SUB_LINE_SHIFT 12
|
|
|
|
#define I40E_PFCM_LANCTXCTL_SUB_LINE_MASK I40E_MASK(0x7, I40E_PFCM_LANCTXCTL_SUB_LINE_SHIFT)
|
|
|
|
#define I40E_PFCM_LANCTXCTL_QUEUE_TYPE_SHIFT 15
|
|
|
|
#define I40E_PFCM_LANCTXCTL_QUEUE_TYPE_MASK I40E_MASK(0x3, I40E_PFCM_LANCTXCTL_QUEUE_TYPE_SHIFT)
|
|
|
|
#define I40E_PFCM_LANCTXCTL_OP_CODE_SHIFT 17
|
|
|
|
#define I40E_PFCM_LANCTXCTL_OP_CODE_MASK I40E_MASK(0x3, I40E_PFCM_LANCTXCTL_OP_CODE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFCM_LANCTXDATA(_i) (0x0010C100 + ((_i) * 128)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFCM_LANCTXDATA_MAX_INDEX 3
|
|
|
|
#define I40E_PFCM_LANCTXDATA_DATA_SHIFT 0
|
|
|
|
#define I40E_PFCM_LANCTXDATA_DATA_MASK I40E_MASK(0xFFFFFFFF, I40E_PFCM_LANCTXDATA_DATA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFCM_LANCTXSTAT 0x0010C380 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFCM_LANCTXSTAT_CTX_DONE_SHIFT 0
|
|
|
|
#define I40E_PFCM_LANCTXSTAT_CTX_DONE_MASK I40E_MASK(0x1, I40E_PFCM_LANCTXSTAT_CTX_DONE_SHIFT)
|
|
|
|
#define I40E_PFCM_LANCTXSTAT_CTX_MISS_SHIFT 1
|
|
|
|
#define I40E_PFCM_LANCTXSTAT_CTX_MISS_MASK I40E_MASK(0x1, I40E_PFCM_LANCTXSTAT_CTX_MISS_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFCM_PE_ERRDATA1(_VF) (0x00138800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFCM_PE_ERRDATA1_MAX_INDEX 127
|
|
|
|
#define I40E_VFCM_PE_ERRDATA1_ERROR_CODE_SHIFT 0
|
|
|
|
#define I40E_VFCM_PE_ERRDATA1_ERROR_CODE_MASK I40E_MASK(0xF, I40E_VFCM_PE_ERRDATA1_ERROR_CODE_SHIFT)
|
|
|
|
#define I40E_VFCM_PE_ERRDATA1_Q_TYPE_SHIFT 4
|
|
|
|
#define I40E_VFCM_PE_ERRDATA1_Q_TYPE_MASK I40E_MASK(0x7, I40E_VFCM_PE_ERRDATA1_Q_TYPE_SHIFT)
|
|
|
|
#define I40E_VFCM_PE_ERRDATA1_Q_NUM_SHIFT 8
|
|
|
|
#define I40E_VFCM_PE_ERRDATA1_Q_NUM_MASK I40E_MASK(0x3FFFF, I40E_VFCM_PE_ERRDATA1_Q_NUM_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFCM_PE_ERRINFO1(_VF) (0x00138400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFCM_PE_ERRINFO1_MAX_INDEX 127
|
|
|
|
#define I40E_VFCM_PE_ERRINFO1_ERROR_VALID_SHIFT 0
|
|
|
|
#define I40E_VFCM_PE_ERRINFO1_ERROR_VALID_MASK I40E_MASK(0x1, I40E_VFCM_PE_ERRINFO1_ERROR_VALID_SHIFT)
|
|
|
|
#define I40E_VFCM_PE_ERRINFO1_ERROR_INST_SHIFT 4
|
|
|
|
#define I40E_VFCM_PE_ERRINFO1_ERROR_INST_MASK I40E_MASK(0x7, I40E_VFCM_PE_ERRINFO1_ERROR_INST_SHIFT)
|
|
|
|
#define I40E_VFCM_PE_ERRINFO1_DBL_ERROR_CNT_SHIFT 8
|
|
|
|
#define I40E_VFCM_PE_ERRINFO1_DBL_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO1_DBL_ERROR_CNT_SHIFT)
|
|
|
|
#define I40E_VFCM_PE_ERRINFO1_RLU_ERROR_CNT_SHIFT 16
|
|
|
|
#define I40E_VFCM_PE_ERRINFO1_RLU_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO1_RLU_ERROR_CNT_SHIFT)
|
|
|
|
#define I40E_VFCM_PE_ERRINFO1_RLS_ERROR_CNT_SHIFT 24
|
|
|
|
#define I40E_VFCM_PE_ERRINFO1_RLS_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO1_RLS_ERROR_CNT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLDCB_GENC 0x00083044 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLDCB_GENC_PCIRTT_SHIFT 0
|
|
|
|
#define I40E_GLDCB_GENC_PCIRTT_MASK I40E_MASK(0xFFFF, I40E_GLDCB_GENC_PCIRTT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLDCB_RUPTI 0x00122618 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLDCB_RUPTI_PFCTIMEOUT_UP_SHIFT 0
|
|
|
|
#define I40E_GLDCB_RUPTI_PFCTIMEOUT_UP_MASK I40E_MASK(0xFFFFFFFF, I40E_GLDCB_RUPTI_PFCTIMEOUT_UP_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTDCB_FCCFG 0x001E4640 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTDCB_FCCFG_TFCE_SHIFT 3
|
|
|
|
#define I40E_PRTDCB_FCCFG_TFCE_MASK I40E_MASK(0x3, I40E_PRTDCB_FCCFG_TFCE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTDCB_FCRTV 0x001E4600 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTDCB_FCRTV_FC_REFRESH_TH_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_FCRTV_FC_REFRESH_TH_MASK I40E_MASK(0xFFFF, I40E_PRTDCB_FCRTV_FC_REFRESH_TH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTDCB_FCTTVN(_i) (0x001E4580 + ((_i) * 32)) /* _i=0...3 */ /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTDCB_FCTTVN_MAX_INDEX 3
|
|
|
|
#define I40E_PRTDCB_FCTTVN_TTV_2N_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_FCTTVN_TTV_2N_MASK I40E_MASK(0xFFFF, I40E_PRTDCB_FCTTVN_TTV_2N_SHIFT)
|
|
|
|
#define I40E_PRTDCB_FCTTVN_TTV_2N_P1_SHIFT 16
|
|
|
|
#define I40E_PRTDCB_FCTTVN_TTV_2N_P1_MASK I40E_MASK(0xFFFF, I40E_PRTDCB_FCTTVN_TTV_2N_P1_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTDCB_GENC 0x00083000 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTDCB_GENC_RESERVED_1_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_GENC_RESERVED_1_MASK I40E_MASK(0x3, I40E_PRTDCB_GENC_RESERVED_1_SHIFT)
|
|
|
|
#define I40E_PRTDCB_GENC_NUMTC_SHIFT 2
|
|
|
|
#define I40E_PRTDCB_GENC_NUMTC_MASK I40E_MASK(0xF, I40E_PRTDCB_GENC_NUMTC_SHIFT)
|
|
|
|
#define I40E_PRTDCB_GENC_FCOEUP_SHIFT 6
|
|
|
|
#define I40E_PRTDCB_GENC_FCOEUP_MASK I40E_MASK(0x7, I40E_PRTDCB_GENC_FCOEUP_SHIFT)
|
|
|
|
#define I40E_PRTDCB_GENC_FCOEUP_VALID_SHIFT 9
|
|
|
|
#define I40E_PRTDCB_GENC_FCOEUP_VALID_MASK I40E_MASK(0x1, I40E_PRTDCB_GENC_FCOEUP_VALID_SHIFT)
|
|
|
|
#define I40E_PRTDCB_GENC_PFCLDA_SHIFT 16
|
|
|
|
#define I40E_PRTDCB_GENC_PFCLDA_MASK I40E_MASK(0xFFFF, I40E_PRTDCB_GENC_PFCLDA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTDCB_GENS 0x00083020 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTDCB_GENS_DCBX_STATUS_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_GENS_DCBX_STATUS_MASK I40E_MASK(0x7, I40E_PRTDCB_GENS_DCBX_STATUS_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTDCB_MFLCN 0x001E2400 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTDCB_MFLCN_PMCF_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_MFLCN_PMCF_MASK I40E_MASK(0x1, I40E_PRTDCB_MFLCN_PMCF_SHIFT)
|
|
|
|
#define I40E_PRTDCB_MFLCN_DPF_SHIFT 1
|
|
|
|
#define I40E_PRTDCB_MFLCN_DPF_MASK I40E_MASK(0x1, I40E_PRTDCB_MFLCN_DPF_SHIFT)
|
|
|
|
#define I40E_PRTDCB_MFLCN_RPFCM_SHIFT 2
|
|
|
|
#define I40E_PRTDCB_MFLCN_RPFCM_MASK I40E_MASK(0x1, I40E_PRTDCB_MFLCN_RPFCM_SHIFT)
|
|
|
|
#define I40E_PRTDCB_MFLCN_RFCE_SHIFT 3
|
|
|
|
#define I40E_PRTDCB_MFLCN_RFCE_MASK I40E_MASK(0x1, I40E_PRTDCB_MFLCN_RFCE_SHIFT)
|
|
|
|
#define I40E_PRTDCB_MFLCN_RPFCE_SHIFT 4
|
|
|
|
#define I40E_PRTDCB_MFLCN_RPFCE_MASK I40E_MASK(0xFF, I40E_PRTDCB_MFLCN_RPFCE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTDCB_RETSC 0x001223E0 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTDCB_RETSC_ETS_MODE_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_RETSC_ETS_MODE_MASK I40E_MASK(0x1, I40E_PRTDCB_RETSC_ETS_MODE_SHIFT)
|
|
|
|
#define I40E_PRTDCB_RETSC_NON_ETS_MODE_SHIFT 1
|
|
|
|
#define I40E_PRTDCB_RETSC_NON_ETS_MODE_MASK I40E_MASK(0x1, I40E_PRTDCB_RETSC_NON_ETS_MODE_SHIFT)
|
|
|
|
#define I40E_PRTDCB_RETSC_ETS_MAX_EXP_SHIFT 2
|
|
|
|
#define I40E_PRTDCB_RETSC_ETS_MAX_EXP_MASK I40E_MASK(0xF, I40E_PRTDCB_RETSC_ETS_MAX_EXP_SHIFT)
|
|
|
|
#define I40E_PRTDCB_RETSC_LLTC_SHIFT 8
|
|
|
|
#define I40E_PRTDCB_RETSC_LLTC_MASK I40E_MASK(0xFF, I40E_PRTDCB_RETSC_LLTC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTDCB_RETSTCC(_i) (0x00122180 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTDCB_RETSTCC_MAX_INDEX 7
|
|
|
|
#define I40E_PRTDCB_RETSTCC_BWSHARE_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_RETSTCC_BWSHARE_MASK I40E_MASK(0x7F, I40E_PRTDCB_RETSTCC_BWSHARE_SHIFT)
|
|
|
|
#define I40E_PRTDCB_RETSTCC_UPINTC_MODE_SHIFT 30
|
|
|
|
#define I40E_PRTDCB_RETSTCC_UPINTC_MODE_MASK I40E_MASK(0x1, I40E_PRTDCB_RETSTCC_UPINTC_MODE_SHIFT)
|
|
|
|
#define I40E_PRTDCB_RETSTCC_ETSTC_SHIFT 31
|
|
|
|
#define I40E_PRTDCB_RETSTCC_ETSTC_MASK I40E_MASK(0x1, I40E_PRTDCB_RETSTCC_ETSTC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTDCB_RPPMC 0x001223A0 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTDCB_RPPMC_LANRPPM_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_RPPMC_LANRPPM_MASK I40E_MASK(0xFF, I40E_PRTDCB_RPPMC_LANRPPM_SHIFT)
|
|
|
|
#define I40E_PRTDCB_RPPMC_RDMARPPM_SHIFT 8
|
|
|
|
#define I40E_PRTDCB_RPPMC_RDMARPPM_MASK I40E_MASK(0xFF, I40E_PRTDCB_RPPMC_RDMARPPM_SHIFT)
|
|
|
|
#define I40E_PRTDCB_RPPMC_RX_FIFO_SIZE_SHIFT 16
|
|
|
|
#define I40E_PRTDCB_RPPMC_RX_FIFO_SIZE_MASK I40E_MASK(0xFF, I40E_PRTDCB_RPPMC_RX_FIFO_SIZE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTDCB_RUP 0x001C0B00 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTDCB_RUP_NOVLANUP_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_RUP_NOVLANUP_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP_NOVLANUP_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTDCB_RUP2TC 0x001C09A0 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTDCB_RUP2TC_UP0TC_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_RUP2TC_UP0TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP0TC_SHIFT)
|
|
|
|
#define I40E_PRTDCB_RUP2TC_UP1TC_SHIFT 3
|
|
|
|
#define I40E_PRTDCB_RUP2TC_UP1TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP1TC_SHIFT)
|
|
|
|
#define I40E_PRTDCB_RUP2TC_UP2TC_SHIFT 6
|
|
|
|
#define I40E_PRTDCB_RUP2TC_UP2TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP2TC_SHIFT)
|
|
|
|
#define I40E_PRTDCB_RUP2TC_UP3TC_SHIFT 9
|
|
|
|
#define I40E_PRTDCB_RUP2TC_UP3TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP3TC_SHIFT)
|
|
|
|
#define I40E_PRTDCB_RUP2TC_UP4TC_SHIFT 12
|
|
|
|
#define I40E_PRTDCB_RUP2TC_UP4TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP4TC_SHIFT)
|
|
|
|
#define I40E_PRTDCB_RUP2TC_UP5TC_SHIFT 15
|
|
|
|
#define I40E_PRTDCB_RUP2TC_UP5TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP5TC_SHIFT)
|
|
|
|
#define I40E_PRTDCB_RUP2TC_UP6TC_SHIFT 18
|
|
|
|
#define I40E_PRTDCB_RUP2TC_UP6TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP6TC_SHIFT)
|
|
|
|
#define I40E_PRTDCB_RUP2TC_UP7TC_SHIFT 21
|
|
|
|
#define I40E_PRTDCB_RUP2TC_UP7TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP7TC_SHIFT)
|
2015-01-12 18:32:45 +00:00
|
|
|
#define I40E_PRTDCB_RUPTQ(_i) (0x00122400 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */
|
|
|
|
#define I40E_PRTDCB_RUPTQ_MAX_INDEX 7
|
|
|
|
#define I40E_PRTDCB_RUPTQ_RXQNUM_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_RUPTQ_RXQNUM_MASK I40E_MASK(0x3FFF, I40E_PRTDCB_RUPTQ_RXQNUM_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTDCB_TC2PFC 0x001C0980 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTDCB_TC2PFC_TC2PFC_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_TC2PFC_TC2PFC_MASK I40E_MASK(0xFF, I40E_PRTDCB_TC2PFC_TC2PFC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTDCB_TCMSTC(_i) (0x000A0040 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */
|
|
|
|
#define I40E_PRTDCB_TCMSTC_MAX_INDEX 7
|
|
|
|
#define I40E_PRTDCB_TCMSTC_MSTC_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_TCMSTC_MSTC_MASK I40E_MASK(0xFFFFF, I40E_PRTDCB_TCMSTC_MSTC_SHIFT)
|
|
|
|
#define I40E_PRTDCB_TCPMC 0x000A21A0 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTDCB_TCPMC_CPM_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_TCPMC_CPM_MASK I40E_MASK(0x1FFF, I40E_PRTDCB_TCPMC_CPM_SHIFT)
|
|
|
|
#define I40E_PRTDCB_TCPMC_LLTC_SHIFT 13
|
|
|
|
#define I40E_PRTDCB_TCPMC_LLTC_MASK I40E_MASK(0xFF, I40E_PRTDCB_TCPMC_LLTC_SHIFT)
|
|
|
|
#define I40E_PRTDCB_TCPMC_TCPM_MODE_SHIFT 30
|
|
|
|
#define I40E_PRTDCB_TCPMC_TCPM_MODE_MASK I40E_MASK(0x1, I40E_PRTDCB_TCPMC_TCPM_MODE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTDCB_TCWSTC(_i) (0x000A2040 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTDCB_TCWSTC_MAX_INDEX 7
|
|
|
|
#define I40E_PRTDCB_TCWSTC_MSTC_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_TCWSTC_MSTC_MASK I40E_MASK(0xFFFFF, I40E_PRTDCB_TCWSTC_MSTC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTDCB_TDPMC 0x000A0180 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTDCB_TDPMC_DPM_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_TDPMC_DPM_MASK I40E_MASK(0xFF, I40E_PRTDCB_TDPMC_DPM_SHIFT)
|
|
|
|
#define I40E_PRTDCB_TDPMC_TCPM_MODE_SHIFT 30
|
|
|
|
#define I40E_PRTDCB_TDPMC_TCPM_MODE_MASK I40E_MASK(0x1, I40E_PRTDCB_TDPMC_TCPM_MODE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTDCB_TETSC_TCB 0x000AE060 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTDCB_TETSC_TCB_EN_LL_STRICT_PRIORITY_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_TETSC_TCB_EN_LL_STRICT_PRIORITY_MASK I40E_MASK(0x1, I40E_PRTDCB_TETSC_TCB_EN_LL_STRICT_PRIORITY_SHIFT)
|
|
|
|
#define I40E_PRTDCB_TETSC_TCB_LLTC_SHIFT 8
|
|
|
|
#define I40E_PRTDCB_TETSC_TCB_LLTC_MASK I40E_MASK(0xFF, I40E_PRTDCB_TETSC_TCB_LLTC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTDCB_TETSC_TPB 0x00098060 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTDCB_TETSC_TPB_EN_LL_STRICT_PRIORITY_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_TETSC_TPB_EN_LL_STRICT_PRIORITY_MASK I40E_MASK(0x1, I40E_PRTDCB_TETSC_TPB_EN_LL_STRICT_PRIORITY_SHIFT)
|
|
|
|
#define I40E_PRTDCB_TETSC_TPB_LLTC_SHIFT 8
|
|
|
|
#define I40E_PRTDCB_TETSC_TPB_LLTC_MASK I40E_MASK(0xFF, I40E_PRTDCB_TETSC_TPB_LLTC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTDCB_TFCS 0x001E4560 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTDCB_TFCS_TXOFF_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_TFCS_TXOFF_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF_SHIFT)
|
|
|
|
#define I40E_PRTDCB_TFCS_TXOFF0_SHIFT 8
|
|
|
|
#define I40E_PRTDCB_TFCS_TXOFF0_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF0_SHIFT)
|
|
|
|
#define I40E_PRTDCB_TFCS_TXOFF1_SHIFT 9
|
|
|
|
#define I40E_PRTDCB_TFCS_TXOFF1_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF1_SHIFT)
|
|
|
|
#define I40E_PRTDCB_TFCS_TXOFF2_SHIFT 10
|
|
|
|
#define I40E_PRTDCB_TFCS_TXOFF2_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF2_SHIFT)
|
|
|
|
#define I40E_PRTDCB_TFCS_TXOFF3_SHIFT 11
|
|
|
|
#define I40E_PRTDCB_TFCS_TXOFF3_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF3_SHIFT)
|
|
|
|
#define I40E_PRTDCB_TFCS_TXOFF4_SHIFT 12
|
|
|
|
#define I40E_PRTDCB_TFCS_TXOFF4_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF4_SHIFT)
|
|
|
|
#define I40E_PRTDCB_TFCS_TXOFF5_SHIFT 13
|
|
|
|
#define I40E_PRTDCB_TFCS_TXOFF5_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF5_SHIFT)
|
|
|
|
#define I40E_PRTDCB_TFCS_TXOFF6_SHIFT 14
|
|
|
|
#define I40E_PRTDCB_TFCS_TXOFF6_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF6_SHIFT)
|
|
|
|
#define I40E_PRTDCB_TFCS_TXOFF7_SHIFT 15
|
|
|
|
#define I40E_PRTDCB_TFCS_TXOFF7_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF7_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTDCB_TPFCTS(_i) (0x001E4660 + ((_i) * 32)) /* _i=0...7 */ /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTDCB_TPFCTS_MAX_INDEX 7
|
|
|
|
#define I40E_PRTDCB_TPFCTS_PFCTIMER_SHIFT 0
|
|
|
|
#define I40E_PRTDCB_TPFCTS_PFCTIMER_MASK I40E_MASK(0x3FFF, I40E_PRTDCB_TPFCTS_PFCTIMER_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLFCOE_RCTL 0x00269B94 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLFCOE_RCTL_FCOEVER_SHIFT 0
|
|
|
|
#define I40E_GLFCOE_RCTL_FCOEVER_MASK I40E_MASK(0xF, I40E_GLFCOE_RCTL_FCOEVER_SHIFT)
|
|
|
|
#define I40E_GLFCOE_RCTL_SAVBAD_SHIFT 4
|
|
|
|
#define I40E_GLFCOE_RCTL_SAVBAD_MASK I40E_MASK(0x1, I40E_GLFCOE_RCTL_SAVBAD_SHIFT)
|
|
|
|
#define I40E_GLFCOE_RCTL_ICRC_SHIFT 5
|
|
|
|
#define I40E_GLFCOE_RCTL_ICRC_MASK I40E_MASK(0x1, I40E_GLFCOE_RCTL_ICRC_SHIFT)
|
|
|
|
#define I40E_GLFCOE_RCTL_MAX_SIZE_SHIFT 16
|
|
|
|
#define I40E_GLFCOE_RCTL_MAX_SIZE_MASK I40E_MASK(0x3FFF, I40E_GLFCOE_RCTL_MAX_SIZE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_FWSTS 0x00083048 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_FWSTS_FWS0B_SHIFT 0
|
|
|
|
#define I40E_GL_FWSTS_FWS0B_MASK I40E_MASK(0xFF, I40E_GL_FWSTS_FWS0B_SHIFT)
|
|
|
|
#define I40E_GL_FWSTS_FWRI_SHIFT 9
|
|
|
|
#define I40E_GL_FWSTS_FWRI_MASK I40E_MASK(0x1, I40E_GL_FWSTS_FWRI_SHIFT)
|
|
|
|
#define I40E_GL_FWSTS_FWS1B_SHIFT 16
|
|
|
|
#define I40E_GL_FWSTS_FWS1B_MASK I40E_MASK(0xFF, I40E_GL_FWSTS_FWS1B_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLGEN_CLKSTAT 0x000B8184 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLGEN_CLKSTAT_CLKMODE_SHIFT 0
|
|
|
|
#define I40E_GLGEN_CLKSTAT_CLKMODE_MASK I40E_MASK(0x1, I40E_GLGEN_CLKSTAT_CLKMODE_SHIFT)
|
|
|
|
#define I40E_GLGEN_CLKSTAT_U_CLK_SPEED_SHIFT 4
|
|
|
|
#define I40E_GLGEN_CLKSTAT_U_CLK_SPEED_MASK I40E_MASK(0x3, I40E_GLGEN_CLKSTAT_U_CLK_SPEED_SHIFT)
|
|
|
|
#define I40E_GLGEN_CLKSTAT_P0_CLK_SPEED_SHIFT 8
|
|
|
|
#define I40E_GLGEN_CLKSTAT_P0_CLK_SPEED_MASK I40E_MASK(0x7, I40E_GLGEN_CLKSTAT_P0_CLK_SPEED_SHIFT)
|
|
|
|
#define I40E_GLGEN_CLKSTAT_P1_CLK_SPEED_SHIFT 12
|
|
|
|
#define I40E_GLGEN_CLKSTAT_P1_CLK_SPEED_MASK I40E_MASK(0x7, I40E_GLGEN_CLKSTAT_P1_CLK_SPEED_SHIFT)
|
|
|
|
#define I40E_GLGEN_CLKSTAT_P2_CLK_SPEED_SHIFT 16
|
|
|
|
#define I40E_GLGEN_CLKSTAT_P2_CLK_SPEED_MASK I40E_MASK(0x7, I40E_GLGEN_CLKSTAT_P2_CLK_SPEED_SHIFT)
|
|
|
|
#define I40E_GLGEN_CLKSTAT_P3_CLK_SPEED_SHIFT 20
|
|
|
|
#define I40E_GLGEN_CLKSTAT_P3_CLK_SPEED_MASK I40E_MASK(0x7, I40E_GLGEN_CLKSTAT_P3_CLK_SPEED_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLGEN_GPIO_CTL(_i) (0x00088100 + ((_i) * 4)) /* _i=0...29 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLGEN_GPIO_CTL_MAX_INDEX 29
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_PRT_NUM_SHIFT 0
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_PRT_NUM_MASK I40E_MASK(0x3, I40E_GLGEN_GPIO_CTL_PRT_NUM_SHIFT)
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_PRT_NUM_NA_SHIFT 3
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_PRT_NUM_NA_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_PRT_NUM_NA_SHIFT)
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_PIN_DIR_SHIFT 4
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_PIN_DIR_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_PIN_DIR_SHIFT)
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_TRI_CTL_SHIFT 5
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_TRI_CTL_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_TRI_CTL_SHIFT)
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_OUT_CTL_SHIFT 6
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_OUT_CTL_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_OUT_CTL_SHIFT)
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_PIN_FUNC_SHIFT 7
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_PIN_FUNC_MASK I40E_MASK(0x7, I40E_GLGEN_GPIO_CTL_PIN_FUNC_SHIFT)
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_LED_INVRT_SHIFT 10
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_LED_INVRT_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_LED_INVRT_SHIFT)
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_LED_BLINK_SHIFT 11
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_LED_BLINK_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_LED_BLINK_SHIFT)
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_LED_MODE_SHIFT 12
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLGEN_GPIO_CTL_LED_MODE_MASK I40E_MASK(0x1F, I40E_GLGEN_GPIO_CTL_LED_MODE_SHIFT)
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLGEN_GPIO_CTL_INT_MODE_SHIFT 17
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_INT_MODE_MASK I40E_MASK(0x3, I40E_GLGEN_GPIO_CTL_INT_MODE_SHIFT)
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_OUT_DEFAULT_SHIFT 19
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_OUT_DEFAULT_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_OUT_DEFAULT_SHIFT)
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_PHY_PIN_NAME_SHIFT 20
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_PHY_PIN_NAME_MASK I40E_MASK(0x3F, I40E_GLGEN_GPIO_CTL_PHY_PIN_NAME_SHIFT)
|
2015-01-12 18:32:45 +00:00
|
|
|
#define I40E_GLGEN_GPIO_CTL_PRT_BIT_MAP_SHIFT 26
|
|
|
|
#define I40E_GLGEN_GPIO_CTL_PRT_BIT_MAP_MASK I40E_MASK(0xF, I40E_GLGEN_GPIO_CTL_PRT_BIT_MAP_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLGEN_GPIO_SET 0x00088184 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLGEN_GPIO_SET_GPIO_INDX_SHIFT 0
|
|
|
|
#define I40E_GLGEN_GPIO_SET_GPIO_INDX_MASK I40E_MASK(0x1F, I40E_GLGEN_GPIO_SET_GPIO_INDX_SHIFT)
|
|
|
|
#define I40E_GLGEN_GPIO_SET_SDP_DATA_SHIFT 5
|
|
|
|
#define I40E_GLGEN_GPIO_SET_SDP_DATA_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_SET_SDP_DATA_SHIFT)
|
|
|
|
#define I40E_GLGEN_GPIO_SET_DRIVE_SDP_SHIFT 6
|
|
|
|
#define I40E_GLGEN_GPIO_SET_DRIVE_SDP_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_SET_DRIVE_SDP_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLGEN_GPIO_STAT 0x0008817C /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLGEN_GPIO_STAT_GPIO_VALUE_SHIFT 0
|
|
|
|
#define I40E_GLGEN_GPIO_STAT_GPIO_VALUE_MASK I40E_MASK(0x3FFFFFFF, I40E_GLGEN_GPIO_STAT_GPIO_VALUE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLGEN_GPIO_TRANSIT 0x00088180 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLGEN_GPIO_TRANSIT_GPIO_TRANSITION_SHIFT 0
|
|
|
|
#define I40E_GLGEN_GPIO_TRANSIT_GPIO_TRANSITION_MASK I40E_MASK(0x3FFFFFFF, I40E_GLGEN_GPIO_TRANSIT_GPIO_TRANSITION_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLGEN_I2CCMD(_i) (0x000881E0 + ((_i) * 4)) /* _i=0...3 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLGEN_I2CCMD_MAX_INDEX 3
|
|
|
|
#define I40E_GLGEN_I2CCMD_DATA_SHIFT 0
|
|
|
|
#define I40E_GLGEN_I2CCMD_DATA_MASK I40E_MASK(0xFFFF, I40E_GLGEN_I2CCMD_DATA_SHIFT)
|
|
|
|
#define I40E_GLGEN_I2CCMD_REGADD_SHIFT 16
|
|
|
|
#define I40E_GLGEN_I2CCMD_REGADD_MASK I40E_MASK(0xFF, I40E_GLGEN_I2CCMD_REGADD_SHIFT)
|
|
|
|
#define I40E_GLGEN_I2CCMD_PHYADD_SHIFT 24
|
|
|
|
#define I40E_GLGEN_I2CCMD_PHYADD_MASK I40E_MASK(0x7, I40E_GLGEN_I2CCMD_PHYADD_SHIFT)
|
|
|
|
#define I40E_GLGEN_I2CCMD_OP_SHIFT 27
|
|
|
|
#define I40E_GLGEN_I2CCMD_OP_MASK I40E_MASK(0x1, I40E_GLGEN_I2CCMD_OP_SHIFT)
|
|
|
|
#define I40E_GLGEN_I2CCMD_RESET_SHIFT 28
|
|
|
|
#define I40E_GLGEN_I2CCMD_RESET_MASK I40E_MASK(0x1, I40E_GLGEN_I2CCMD_RESET_SHIFT)
|
|
|
|
#define I40E_GLGEN_I2CCMD_R_SHIFT 29
|
|
|
|
#define I40E_GLGEN_I2CCMD_R_MASK I40E_MASK(0x1, I40E_GLGEN_I2CCMD_R_SHIFT)
|
|
|
|
#define I40E_GLGEN_I2CCMD_E_SHIFT 31
|
|
|
|
#define I40E_GLGEN_I2CCMD_E_MASK I40E_MASK(0x1, I40E_GLGEN_I2CCMD_E_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLGEN_I2CPARAMS(_i) (0x000881AC + ((_i) * 4)) /* _i=0...3 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLGEN_I2CPARAMS_MAX_INDEX 3
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_WRITE_TIME_SHIFT 0
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_WRITE_TIME_MASK I40E_MASK(0x1F, I40E_GLGEN_I2CPARAMS_WRITE_TIME_SHIFT)
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_READ_TIME_SHIFT 5
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_READ_TIME_MASK I40E_MASK(0x7, I40E_GLGEN_I2CPARAMS_READ_TIME_SHIFT)
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_I2CBB_EN_SHIFT 8
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_I2CBB_EN_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_I2CBB_EN_SHIFT)
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_CLK_SHIFT 9
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_CLK_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_CLK_SHIFT)
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_DATA_OUT_SHIFT 10
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_DATA_OUT_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_DATA_OUT_SHIFT)
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_DATA_OE_N_SHIFT 11
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_DATA_OE_N_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_DATA_OE_N_SHIFT)
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_DATA_IN_SHIFT 12
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_DATA_IN_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_DATA_IN_SHIFT)
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_CLK_OE_N_SHIFT 13
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_CLK_OE_N_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_CLK_OE_N_SHIFT)
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_CLK_IN_SHIFT 14
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_CLK_IN_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_CLK_IN_SHIFT)
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_CLK_STRETCH_DIS_SHIFT 15
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_CLK_STRETCH_DIS_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_CLK_STRETCH_DIS_SHIFT)
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_I2C_DATA_ORDER_SHIFT 31
|
|
|
|
#define I40E_GLGEN_I2CPARAMS_I2C_DATA_ORDER_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_I2C_DATA_ORDER_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLGEN_LED_CTL 0x00088178 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLGEN_LED_CTL_GLOBAL_BLINK_MODE_SHIFT 0
|
|
|
|
#define I40E_GLGEN_LED_CTL_GLOBAL_BLINK_MODE_MASK I40E_MASK(0x1, I40E_GLGEN_LED_CTL_GLOBAL_BLINK_MODE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLGEN_MDIO_CTRL(_i) (0x000881D0 + ((_i) * 4)) /* _i=0...3 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLGEN_MDIO_CTRL_MAX_INDEX 3
|
|
|
|
#define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD2_SHIFT 0
|
|
|
|
#define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD2_MASK I40E_MASK(0x1FFFF, I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD2_SHIFT)
|
|
|
|
#define I40E_GLGEN_MDIO_CTRL_CONTMDC_SHIFT 17
|
|
|
|
#define I40E_GLGEN_MDIO_CTRL_CONTMDC_MASK I40E_MASK(0x1, I40E_GLGEN_MDIO_CTRL_CONTMDC_SHIFT)
|
|
|
|
#define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD1_SHIFT 18
|
2015-01-12 18:32:45 +00:00
|
|
|
#define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD1_MASK I40E_MASK(0x7FF, I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD1_SHIFT)
|
|
|
|
#define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD0_SHIFT 29
|
|
|
|
#define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD0_MASK I40E_MASK(0x7, I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD0_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLGEN_MDIO_I2C_SEL(_i) (0x000881C0 + ((_i) * 4)) /* _i=0...3 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLGEN_MDIO_I2C_SEL_MAX_INDEX 3
|
|
|
|
#define I40E_GLGEN_MDIO_I2C_SEL_MDIO_I2C_SEL_SHIFT 0
|
|
|
|
#define I40E_GLGEN_MDIO_I2C_SEL_MDIO_I2C_SEL_MASK I40E_MASK(0x1, I40E_GLGEN_MDIO_I2C_SEL_MDIO_I2C_SEL_SHIFT)
|
|
|
|
#define I40E_GLGEN_MDIO_I2C_SEL_PHY_PORT_NUM_SHIFT 1
|
|
|
|
#define I40E_GLGEN_MDIO_I2C_SEL_PHY_PORT_NUM_MASK I40E_MASK(0xF, I40E_GLGEN_MDIO_I2C_SEL_PHY_PORT_NUM_SHIFT)
|
|
|
|
#define I40E_GLGEN_MDIO_I2C_SEL_PHY0_ADDRESS_SHIFT 5
|
|
|
|
#define I40E_GLGEN_MDIO_I2C_SEL_PHY0_ADDRESS_MASK I40E_MASK(0x1F, I40E_GLGEN_MDIO_I2C_SEL_PHY0_ADDRESS_SHIFT)
|
|
|
|
#define I40E_GLGEN_MDIO_I2C_SEL_PHY1_ADDRESS_SHIFT 10
|
|
|
|
#define I40E_GLGEN_MDIO_I2C_SEL_PHY1_ADDRESS_MASK I40E_MASK(0x1F, I40E_GLGEN_MDIO_I2C_SEL_PHY1_ADDRESS_SHIFT)
|
|
|
|
#define I40E_GLGEN_MDIO_I2C_SEL_PHY2_ADDRESS_SHIFT 15
|
|
|
|
#define I40E_GLGEN_MDIO_I2C_SEL_PHY2_ADDRESS_MASK I40E_MASK(0x1F, I40E_GLGEN_MDIO_I2C_SEL_PHY2_ADDRESS_SHIFT)
|
|
|
|
#define I40E_GLGEN_MDIO_I2C_SEL_PHY3_ADDRESS_SHIFT 20
|
|
|
|
#define I40E_GLGEN_MDIO_I2C_SEL_PHY3_ADDRESS_MASK I40E_MASK(0x1F, I40E_GLGEN_MDIO_I2C_SEL_PHY3_ADDRESS_SHIFT)
|
|
|
|
#define I40E_GLGEN_MDIO_I2C_SEL_MDIO_IF_MODE_SHIFT 25
|
|
|
|
#define I40E_GLGEN_MDIO_I2C_SEL_MDIO_IF_MODE_MASK I40E_MASK(0xF, I40E_GLGEN_MDIO_I2C_SEL_MDIO_IF_MODE_SHIFT)
|
|
|
|
#define I40E_GLGEN_MDIO_I2C_SEL_EN_FAST_MODE_SHIFT 31
|
|
|
|
#define I40E_GLGEN_MDIO_I2C_SEL_EN_FAST_MODE_MASK I40E_MASK(0x1, I40E_GLGEN_MDIO_I2C_SEL_EN_FAST_MODE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLGEN_MSCA(_i) (0x0008818C + ((_i) * 4)) /* _i=0...3 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLGEN_MSCA_MAX_INDEX 3
|
|
|
|
#define I40E_GLGEN_MSCA_MDIADD_SHIFT 0
|
|
|
|
#define I40E_GLGEN_MSCA_MDIADD_MASK I40E_MASK(0xFFFF, I40E_GLGEN_MSCA_MDIADD_SHIFT)
|
|
|
|
#define I40E_GLGEN_MSCA_DEVADD_SHIFT 16
|
|
|
|
#define I40E_GLGEN_MSCA_DEVADD_MASK I40E_MASK(0x1F, I40E_GLGEN_MSCA_DEVADD_SHIFT)
|
|
|
|
#define I40E_GLGEN_MSCA_PHYADD_SHIFT 21
|
|
|
|
#define I40E_GLGEN_MSCA_PHYADD_MASK I40E_MASK(0x1F, I40E_GLGEN_MSCA_PHYADD_SHIFT)
|
|
|
|
#define I40E_GLGEN_MSCA_OPCODE_SHIFT 26
|
|
|
|
#define I40E_GLGEN_MSCA_OPCODE_MASK I40E_MASK(0x3, I40E_GLGEN_MSCA_OPCODE_SHIFT)
|
|
|
|
#define I40E_GLGEN_MSCA_STCODE_SHIFT 28
|
|
|
|
#define I40E_GLGEN_MSCA_STCODE_MASK I40E_MASK(0x3, I40E_GLGEN_MSCA_STCODE_SHIFT)
|
|
|
|
#define I40E_GLGEN_MSCA_MDICMD_SHIFT 30
|
|
|
|
#define I40E_GLGEN_MSCA_MDICMD_MASK I40E_MASK(0x1, I40E_GLGEN_MSCA_MDICMD_SHIFT)
|
|
|
|
#define I40E_GLGEN_MSCA_MDIINPROGEN_SHIFT 31
|
|
|
|
#define I40E_GLGEN_MSCA_MDIINPROGEN_MASK I40E_MASK(0x1, I40E_GLGEN_MSCA_MDIINPROGEN_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLGEN_MSRWD(_i) (0x0008819C + ((_i) * 4)) /* _i=0...3 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLGEN_MSRWD_MAX_INDEX 3
|
|
|
|
#define I40E_GLGEN_MSRWD_MDIWRDATA_SHIFT 0
|
|
|
|
#define I40E_GLGEN_MSRWD_MDIWRDATA_MASK I40E_MASK(0xFFFF, I40E_GLGEN_MSRWD_MDIWRDATA_SHIFT)
|
|
|
|
#define I40E_GLGEN_MSRWD_MDIRDDATA_SHIFT 16
|
|
|
|
#define I40E_GLGEN_MSRWD_MDIRDDATA_MASK I40E_MASK(0xFFFF, I40E_GLGEN_MSRWD_MDIRDDATA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLGEN_PCIFCNCNT 0x001C0AB4 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLGEN_PCIFCNCNT_PCIPFCNT_SHIFT 0
|
|
|
|
#define I40E_GLGEN_PCIFCNCNT_PCIPFCNT_MASK I40E_MASK(0x1F, I40E_GLGEN_PCIFCNCNT_PCIPFCNT_SHIFT)
|
|
|
|
#define I40E_GLGEN_PCIFCNCNT_PCIVFCNT_SHIFT 16
|
|
|
|
#define I40E_GLGEN_PCIFCNCNT_PCIVFCNT_MASK I40E_MASK(0xFF, I40E_GLGEN_PCIFCNCNT_PCIVFCNT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLGEN_RSTAT 0x000B8188 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLGEN_RSTAT_DEVSTATE_SHIFT 0
|
|
|
|
#define I40E_GLGEN_RSTAT_DEVSTATE_MASK I40E_MASK(0x3, I40E_GLGEN_RSTAT_DEVSTATE_SHIFT)
|
|
|
|
#define I40E_GLGEN_RSTAT_RESET_TYPE_SHIFT 2
|
|
|
|
#define I40E_GLGEN_RSTAT_RESET_TYPE_MASK I40E_MASK(0x3, I40E_GLGEN_RSTAT_RESET_TYPE_SHIFT)
|
|
|
|
#define I40E_GLGEN_RSTAT_CORERCNT_SHIFT 4
|
|
|
|
#define I40E_GLGEN_RSTAT_CORERCNT_MASK I40E_MASK(0x3, I40E_GLGEN_RSTAT_CORERCNT_SHIFT)
|
|
|
|
#define I40E_GLGEN_RSTAT_GLOBRCNT_SHIFT 6
|
|
|
|
#define I40E_GLGEN_RSTAT_GLOBRCNT_MASK I40E_MASK(0x3, I40E_GLGEN_RSTAT_GLOBRCNT_SHIFT)
|
|
|
|
#define I40E_GLGEN_RSTAT_EMPRCNT_SHIFT 8
|
|
|
|
#define I40E_GLGEN_RSTAT_EMPRCNT_MASK I40E_MASK(0x3, I40E_GLGEN_RSTAT_EMPRCNT_SHIFT)
|
|
|
|
#define I40E_GLGEN_RSTAT_TIME_TO_RST_SHIFT 10
|
|
|
|
#define I40E_GLGEN_RSTAT_TIME_TO_RST_MASK I40E_MASK(0x3F, I40E_GLGEN_RSTAT_TIME_TO_RST_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLGEN_RSTCTL 0x000B8180 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLGEN_RSTCTL_GRSTDEL_SHIFT 0
|
|
|
|
#define I40E_GLGEN_RSTCTL_GRSTDEL_MASK I40E_MASK(0x3F, I40E_GLGEN_RSTCTL_GRSTDEL_SHIFT)
|
|
|
|
#define I40E_GLGEN_RSTCTL_ECC_RST_ENA_SHIFT 8
|
|
|
|
#define I40E_GLGEN_RSTCTL_ECC_RST_ENA_MASK I40E_MASK(0x1, I40E_GLGEN_RSTCTL_ECC_RST_ENA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLGEN_RTRIG 0x000B8190 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLGEN_RTRIG_CORER_SHIFT 0
|
|
|
|
#define I40E_GLGEN_RTRIG_CORER_MASK I40E_MASK(0x1, I40E_GLGEN_RTRIG_CORER_SHIFT)
|
|
|
|
#define I40E_GLGEN_RTRIG_GLOBR_SHIFT 1
|
|
|
|
#define I40E_GLGEN_RTRIG_GLOBR_MASK I40E_MASK(0x1, I40E_GLGEN_RTRIG_GLOBR_SHIFT)
|
|
|
|
#define I40E_GLGEN_RTRIG_EMPFWR_SHIFT 2
|
|
|
|
#define I40E_GLGEN_RTRIG_EMPFWR_MASK I40E_MASK(0x1, I40E_GLGEN_RTRIG_EMPFWR_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLGEN_STAT 0x000B612C /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLGEN_STAT_HWRSVD0_SHIFT 0
|
|
|
|
#define I40E_GLGEN_STAT_HWRSVD0_MASK I40E_MASK(0x3, I40E_GLGEN_STAT_HWRSVD0_SHIFT)
|
|
|
|
#define I40E_GLGEN_STAT_DCBEN_SHIFT 2
|
|
|
|
#define I40E_GLGEN_STAT_DCBEN_MASK I40E_MASK(0x1, I40E_GLGEN_STAT_DCBEN_SHIFT)
|
|
|
|
#define I40E_GLGEN_STAT_VTEN_SHIFT 3
|
|
|
|
#define I40E_GLGEN_STAT_VTEN_MASK I40E_MASK(0x1, I40E_GLGEN_STAT_VTEN_SHIFT)
|
|
|
|
#define I40E_GLGEN_STAT_FCOEN_SHIFT 4
|
|
|
|
#define I40E_GLGEN_STAT_FCOEN_MASK I40E_MASK(0x1, I40E_GLGEN_STAT_FCOEN_SHIFT)
|
|
|
|
#define I40E_GLGEN_STAT_EVBEN_SHIFT 5
|
|
|
|
#define I40E_GLGEN_STAT_EVBEN_MASK I40E_MASK(0x1, I40E_GLGEN_STAT_EVBEN_SHIFT)
|
|
|
|
#define I40E_GLGEN_STAT_HWRSVD1_SHIFT 6
|
|
|
|
#define I40E_GLGEN_STAT_HWRSVD1_MASK I40E_MASK(0x3, I40E_GLGEN_STAT_HWRSVD1_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLGEN_VFLRSTAT(_i) (0x00092600 + ((_i) * 4)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLGEN_VFLRSTAT_MAX_INDEX 3
|
|
|
|
#define I40E_GLGEN_VFLRSTAT_VFLRE_SHIFT 0
|
|
|
|
#define I40E_GLGEN_VFLRSTAT_VFLRE_MASK I40E_MASK(0xFFFFFFFF, I40E_GLGEN_VFLRSTAT_VFLRE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLVFGEN_TIMER 0x000881BC /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLVFGEN_TIMER_GTIME_SHIFT 0
|
|
|
|
#define I40E_GLVFGEN_TIMER_GTIME_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVFGEN_TIMER_GTIME_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFGEN_CTRL 0x00092400 /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFGEN_CTRL_PFSWR_SHIFT 0
|
|
|
|
#define I40E_PFGEN_CTRL_PFSWR_MASK I40E_MASK(0x1, I40E_PFGEN_CTRL_PFSWR_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFGEN_DRUN 0x00092500 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFGEN_DRUN_DRVUNLD_SHIFT 0
|
|
|
|
#define I40E_PFGEN_DRUN_DRVUNLD_MASK I40E_MASK(0x1, I40E_PFGEN_DRUN_DRVUNLD_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFGEN_PORTNUM 0x001C0480 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFGEN_PORTNUM_PORT_NUM_SHIFT 0
|
|
|
|
#define I40E_PFGEN_PORTNUM_PORT_NUM_MASK I40E_MASK(0x3, I40E_PFGEN_PORTNUM_PORT_NUM_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFGEN_STATE 0x00088000 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFGEN_STATE_RESERVED_0_SHIFT 0
|
|
|
|
#define I40E_PFGEN_STATE_RESERVED_0_MASK I40E_MASK(0x1, I40E_PFGEN_STATE_RESERVED_0_SHIFT)
|
|
|
|
#define I40E_PFGEN_STATE_PFFCEN_SHIFT 1
|
|
|
|
#define I40E_PFGEN_STATE_PFFCEN_MASK I40E_MASK(0x1, I40E_PFGEN_STATE_PFFCEN_SHIFT)
|
|
|
|
#define I40E_PFGEN_STATE_PFLINKEN_SHIFT 2
|
|
|
|
#define I40E_PFGEN_STATE_PFLINKEN_MASK I40E_MASK(0x1, I40E_PFGEN_STATE_PFLINKEN_SHIFT)
|
|
|
|
#define I40E_PFGEN_STATE_PFSCEN_SHIFT 3
|
|
|
|
#define I40E_PFGEN_STATE_PFSCEN_MASK I40E_MASK(0x1, I40E_PFGEN_STATE_PFSCEN_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTGEN_CNF 0x000B8120 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTGEN_CNF_PORT_DIS_SHIFT 0
|
|
|
|
#define I40E_PRTGEN_CNF_PORT_DIS_MASK I40E_MASK(0x1, I40E_PRTGEN_CNF_PORT_DIS_SHIFT)
|
|
|
|
#define I40E_PRTGEN_CNF_ALLOW_PORT_DIS_SHIFT 1
|
|
|
|
#define I40E_PRTGEN_CNF_ALLOW_PORT_DIS_MASK I40E_MASK(0x1, I40E_PRTGEN_CNF_ALLOW_PORT_DIS_SHIFT)
|
|
|
|
#define I40E_PRTGEN_CNF_EMP_PORT_DIS_SHIFT 2
|
|
|
|
#define I40E_PRTGEN_CNF_EMP_PORT_DIS_MASK I40E_MASK(0x1, I40E_PRTGEN_CNF_EMP_PORT_DIS_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTGEN_CNF2 0x000B8160 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTGEN_CNF2_ACTIVATE_PORT_LINK_SHIFT 0
|
|
|
|
#define I40E_PRTGEN_CNF2_ACTIVATE_PORT_LINK_MASK I40E_MASK(0x1, I40E_PRTGEN_CNF2_ACTIVATE_PORT_LINK_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTGEN_STATUS 0x000B8100 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTGEN_STATUS_PORT_VALID_SHIFT 0
|
|
|
|
#define I40E_PRTGEN_STATUS_PORT_VALID_MASK I40E_MASK(0x1, I40E_PRTGEN_STATUS_PORT_VALID_SHIFT)
|
|
|
|
#define I40E_PRTGEN_STATUS_PORT_ACTIVE_SHIFT 1
|
|
|
|
#define I40E_PRTGEN_STATUS_PORT_ACTIVE_MASK I40E_MASK(0x1, I40E_PRTGEN_STATUS_PORT_ACTIVE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFGEN_RSTAT1(_VF) (0x00074400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFGEN_RSTAT1_MAX_INDEX 127
|
|
|
|
#define I40E_VFGEN_RSTAT1_VFR_STATE_SHIFT 0
|
|
|
|
#define I40E_VFGEN_RSTAT1_VFR_STATE_MASK I40E_MASK(0x3, I40E_VFGEN_RSTAT1_VFR_STATE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VPGEN_VFRSTAT(_VF) (0x00091C00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VPGEN_VFRSTAT_MAX_INDEX 127
|
|
|
|
#define I40E_VPGEN_VFRSTAT_VFRD_SHIFT 0
|
|
|
|
#define I40E_VPGEN_VFRSTAT_VFRD_MASK I40E_MASK(0x1, I40E_VPGEN_VFRSTAT_VFRD_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VPGEN_VFRTRIG(_VF) (0x00091800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VPGEN_VFRTRIG_MAX_INDEX 127
|
|
|
|
#define I40E_VPGEN_VFRTRIG_VFSWR_SHIFT 0
|
|
|
|
#define I40E_VPGEN_VFRTRIG_VFSWR_MASK I40E_MASK(0x1, I40E_VPGEN_VFRTRIG_VFSWR_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VSIGEN_RSTAT(_VSI) (0x00090800 + ((_VSI) * 4)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VSIGEN_RSTAT_MAX_INDEX 383
|
|
|
|
#define I40E_VSIGEN_RSTAT_VMRD_SHIFT 0
|
|
|
|
#define I40E_VSIGEN_RSTAT_VMRD_MASK I40E_MASK(0x1, I40E_VSIGEN_RSTAT_VMRD_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VSIGEN_RTRIG(_VSI) (0x00090000 + ((_VSI) * 4)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VSIGEN_RTRIG_MAX_INDEX 383
|
|
|
|
#define I40E_VSIGEN_RTRIG_VMSWR_SHIFT 0
|
|
|
|
#define I40E_VSIGEN_RTRIG_VMSWR_MASK I40E_MASK(0x1, I40E_VSIGEN_RTRIG_VMSWR_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_FCOEDDPBASE(_i) (0x000C6600 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_FCOEDDPBASE_MAX_INDEX 15
|
|
|
|
#define I40E_GLHMC_FCOEDDPBASE_FPMFCOEDDPBASE_SHIFT 0
|
|
|
|
#define I40E_GLHMC_FCOEDDPBASE_FPMFCOEDDPBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_FCOEDDPBASE_FPMFCOEDDPBASE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_FCOEDDPCNT(_i) (0x000C6700 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_FCOEDDPCNT_MAX_INDEX 15
|
|
|
|
#define I40E_GLHMC_FCOEDDPCNT_FPMFCOEDDPCNT_SHIFT 0
|
|
|
|
#define I40E_GLHMC_FCOEDDPCNT_FPMFCOEDDPCNT_MASK I40E_MASK(0xFFFFF, I40E_GLHMC_FCOEDDPCNT_FPMFCOEDDPCNT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_FCOEDDPOBJSZ 0x000C2010 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_FCOEDDPOBJSZ_PMFCOEDDPOBJSZ_SHIFT 0
|
|
|
|
#define I40E_GLHMC_FCOEDDPOBJSZ_PMFCOEDDPOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_FCOEDDPOBJSZ_PMFCOEDDPOBJSZ_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_FCOEFBASE(_i) (0x000C6800 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_FCOEFBASE_MAX_INDEX 15
|
|
|
|
#define I40E_GLHMC_FCOEFBASE_FPMFCOEFBASE_SHIFT 0
|
|
|
|
#define I40E_GLHMC_FCOEFBASE_FPMFCOEFBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_FCOEFBASE_FPMFCOEFBASE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_FCOEFCNT(_i) (0x000C6900 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_FCOEFCNT_MAX_INDEX 15
|
|
|
|
#define I40E_GLHMC_FCOEFCNT_FPMFCOEFCNT_SHIFT 0
|
|
|
|
#define I40E_GLHMC_FCOEFCNT_FPMFCOEFCNT_MASK I40E_MASK(0x7FFFFF, I40E_GLHMC_FCOEFCNT_FPMFCOEFCNT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_FCOEFMAX 0x000C20D0 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_FCOEFMAX_PMFCOEFMAX_SHIFT 0
|
|
|
|
#define I40E_GLHMC_FCOEFMAX_PMFCOEFMAX_MASK I40E_MASK(0xFFFF, I40E_GLHMC_FCOEFMAX_PMFCOEFMAX_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_FCOEFOBJSZ 0x000C2018 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_FCOEFOBJSZ_PMFCOEFOBJSZ_SHIFT 0
|
|
|
|
#define I40E_GLHMC_FCOEFOBJSZ_PMFCOEFOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_FCOEFOBJSZ_PMFCOEFOBJSZ_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_FCOEMAX 0x000C2014 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_FCOEMAX_PMFCOEMAX_SHIFT 0
|
|
|
|
#define I40E_GLHMC_FCOEMAX_PMFCOEMAX_MASK I40E_MASK(0x1FFF, I40E_GLHMC_FCOEMAX_PMFCOEMAX_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_FSIAVBASE(_i) (0x000C5600 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_FSIAVBASE_MAX_INDEX 15
|
|
|
|
#define I40E_GLHMC_FSIAVBASE_FPMFSIAVBASE_SHIFT 0
|
|
|
|
#define I40E_GLHMC_FSIAVBASE_FPMFSIAVBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_FSIAVBASE_FPMFSIAVBASE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_FSIAVCNT(_i) (0x000C5700 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_FSIAVCNT_MAX_INDEX 15
|
|
|
|
#define I40E_GLHMC_FSIAVCNT_FPMFSIAVCNT_SHIFT 0
|
|
|
|
#define I40E_GLHMC_FSIAVCNT_FPMFSIAVCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_FSIAVCNT_FPMFSIAVCNT_SHIFT)
|
|
|
|
#define I40E_GLHMC_FSIAVCNT_RSVD_SHIFT 29
|
|
|
|
#define I40E_GLHMC_FSIAVCNT_RSVD_MASK I40E_MASK(0x7, I40E_GLHMC_FSIAVCNT_RSVD_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_FSIAVMAX 0x000C2068 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_FSIAVMAX_PMFSIAVMAX_SHIFT 0
|
|
|
|
#define I40E_GLHMC_FSIAVMAX_PMFSIAVMAX_MASK I40E_MASK(0x1FFFF, I40E_GLHMC_FSIAVMAX_PMFSIAVMAX_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_FSIAVOBJSZ 0x000C2064 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_FSIAVOBJSZ_PMFSIAVOBJSZ_SHIFT 0
|
|
|
|
#define I40E_GLHMC_FSIAVOBJSZ_PMFSIAVOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_FSIAVOBJSZ_PMFSIAVOBJSZ_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_FSIMCBASE(_i) (0x000C6000 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_FSIMCBASE_MAX_INDEX 15
|
|
|
|
#define I40E_GLHMC_FSIMCBASE_FPMFSIMCBASE_SHIFT 0
|
|
|
|
#define I40E_GLHMC_FSIMCBASE_FPMFSIMCBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_FSIMCBASE_FPMFSIMCBASE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_FSIMCCNT(_i) (0x000C6100 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_FSIMCCNT_MAX_INDEX 15
|
|
|
|
#define I40E_GLHMC_FSIMCCNT_FPMFSIMCSZ_SHIFT 0
|
|
|
|
#define I40E_GLHMC_FSIMCCNT_FPMFSIMCSZ_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_FSIMCCNT_FPMFSIMCSZ_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_FSIMCMAX 0x000C2060 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_FSIMCMAX_PMFSIMCMAX_SHIFT 0
|
|
|
|
#define I40E_GLHMC_FSIMCMAX_PMFSIMCMAX_MASK I40E_MASK(0x3FFF, I40E_GLHMC_FSIMCMAX_PMFSIMCMAX_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_FSIMCOBJSZ 0x000C205c /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_FSIMCOBJSZ_PMFSIMCOBJSZ_SHIFT 0
|
|
|
|
#define I40E_GLHMC_FSIMCOBJSZ_PMFSIMCOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_FSIMCOBJSZ_PMFSIMCOBJSZ_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_LANQMAX 0x000C2008 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_LANQMAX_PMLANQMAX_SHIFT 0
|
|
|
|
#define I40E_GLHMC_LANQMAX_PMLANQMAX_MASK I40E_MASK(0x7FF, I40E_GLHMC_LANQMAX_PMLANQMAX_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_LANRXBASE(_i) (0x000C6400 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_LANRXBASE_MAX_INDEX 15
|
|
|
|
#define I40E_GLHMC_LANRXBASE_FPMLANRXBASE_SHIFT 0
|
|
|
|
#define I40E_GLHMC_LANRXBASE_FPMLANRXBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_LANRXBASE_FPMLANRXBASE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_LANRXCNT(_i) (0x000C6500 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_LANRXCNT_MAX_INDEX 15
|
|
|
|
#define I40E_GLHMC_LANRXCNT_FPMLANRXCNT_SHIFT 0
|
|
|
|
#define I40E_GLHMC_LANRXCNT_FPMLANRXCNT_MASK I40E_MASK(0x7FF, I40E_GLHMC_LANRXCNT_FPMLANRXCNT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_LANRXOBJSZ 0x000C200c /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_LANRXOBJSZ_PMLANRXOBJSZ_SHIFT 0
|
|
|
|
#define I40E_GLHMC_LANRXOBJSZ_PMLANRXOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_LANRXOBJSZ_PMLANRXOBJSZ_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_LANTXBASE(_i) (0x000C6200 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_LANTXBASE_MAX_INDEX 15
|
|
|
|
#define I40E_GLHMC_LANTXBASE_FPMLANTXBASE_SHIFT 0
|
|
|
|
#define I40E_GLHMC_LANTXBASE_FPMLANTXBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_LANTXBASE_FPMLANTXBASE_SHIFT)
|
|
|
|
#define I40E_GLHMC_LANTXBASE_RSVD_SHIFT 24
|
|
|
|
#define I40E_GLHMC_LANTXBASE_RSVD_MASK I40E_MASK(0xFF, I40E_GLHMC_LANTXBASE_RSVD_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_LANTXCNT(_i) (0x000C6300 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_LANTXCNT_MAX_INDEX 15
|
|
|
|
#define I40E_GLHMC_LANTXCNT_FPMLANTXCNT_SHIFT 0
|
|
|
|
#define I40E_GLHMC_LANTXCNT_FPMLANTXCNT_MASK I40E_MASK(0x7FF, I40E_GLHMC_LANTXCNT_FPMLANTXCNT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_LANTXOBJSZ 0x000C2004 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_LANTXOBJSZ_PMLANTXOBJSZ_SHIFT 0
|
|
|
|
#define I40E_GLHMC_LANTXOBJSZ_PMLANTXOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_LANTXOBJSZ_PMLANTXOBJSZ_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_PFASSIGN(_i) (0x000C0c00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_PFASSIGN_MAX_INDEX 15
|
|
|
|
#define I40E_GLHMC_PFASSIGN_PMFCNPFASSIGN_SHIFT 0
|
|
|
|
#define I40E_GLHMC_PFASSIGN_PMFCNPFASSIGN_MASK I40E_MASK(0xF, I40E_GLHMC_PFASSIGN_PMFCNPFASSIGN_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLHMC_SDPART(_i) (0x000C0800 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLHMC_SDPART_MAX_INDEX 15
|
|
|
|
#define I40E_GLHMC_SDPART_PMSDBASE_SHIFT 0
|
|
|
|
#define I40E_GLHMC_SDPART_PMSDBASE_MASK I40E_MASK(0xFFF, I40E_GLHMC_SDPART_PMSDBASE_SHIFT)
|
|
|
|
#define I40E_GLHMC_SDPART_PMSDSIZE_SHIFT 16
|
|
|
|
#define I40E_GLHMC_SDPART_PMSDSIZE_MASK I40E_MASK(0x1FFF, I40E_GLHMC_SDPART_PMSDSIZE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFHMC_ERRORDATA 0x000C0500 /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFHMC_ERRORDATA_HMC_ERROR_DATA_SHIFT 0
|
|
|
|
#define I40E_PFHMC_ERRORDATA_HMC_ERROR_DATA_MASK I40E_MASK(0x3FFFFFFF, I40E_PFHMC_ERRORDATA_HMC_ERROR_DATA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFHMC_ERRORINFO 0x000C0400 /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFHMC_ERRORINFO_PMF_INDEX_SHIFT 0
|
|
|
|
#define I40E_PFHMC_ERRORINFO_PMF_INDEX_MASK I40E_MASK(0x1F, I40E_PFHMC_ERRORINFO_PMF_INDEX_SHIFT)
|
|
|
|
#define I40E_PFHMC_ERRORINFO_PMF_ISVF_SHIFT 7
|
|
|
|
#define I40E_PFHMC_ERRORINFO_PMF_ISVF_MASK I40E_MASK(0x1, I40E_PFHMC_ERRORINFO_PMF_ISVF_SHIFT)
|
|
|
|
#define I40E_PFHMC_ERRORINFO_HMC_ERROR_TYPE_SHIFT 8
|
|
|
|
#define I40E_PFHMC_ERRORINFO_HMC_ERROR_TYPE_MASK I40E_MASK(0xF, I40E_PFHMC_ERRORINFO_HMC_ERROR_TYPE_SHIFT)
|
|
|
|
#define I40E_PFHMC_ERRORINFO_HMC_OBJECT_TYPE_SHIFT 16
|
|
|
|
#define I40E_PFHMC_ERRORINFO_HMC_OBJECT_TYPE_MASK I40E_MASK(0x1F, I40E_PFHMC_ERRORINFO_HMC_OBJECT_TYPE_SHIFT)
|
|
|
|
#define I40E_PFHMC_ERRORINFO_ERROR_DETECTED_SHIFT 31
|
|
|
|
#define I40E_PFHMC_ERRORINFO_ERROR_DETECTED_MASK I40E_MASK(0x1, I40E_PFHMC_ERRORINFO_ERROR_DETECTED_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFHMC_PDINV 0x000C0300 /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFHMC_PDINV_PMSDIDX_SHIFT 0
|
|
|
|
#define I40E_PFHMC_PDINV_PMSDIDX_MASK I40E_MASK(0xFFF, I40E_PFHMC_PDINV_PMSDIDX_SHIFT)
|
|
|
|
#define I40E_PFHMC_PDINV_PMPDIDX_SHIFT 16
|
|
|
|
#define I40E_PFHMC_PDINV_PMPDIDX_MASK I40E_MASK(0x1FF, I40E_PFHMC_PDINV_PMPDIDX_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFHMC_SDCMD 0x000C0000 /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFHMC_SDCMD_PMSDIDX_SHIFT 0
|
|
|
|
#define I40E_PFHMC_SDCMD_PMSDIDX_MASK I40E_MASK(0xFFF, I40E_PFHMC_SDCMD_PMSDIDX_SHIFT)
|
|
|
|
#define I40E_PFHMC_SDCMD_PMSDWR_SHIFT 31
|
|
|
|
#define I40E_PFHMC_SDCMD_PMSDWR_MASK I40E_MASK(0x1, I40E_PFHMC_SDCMD_PMSDWR_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFHMC_SDDATAHIGH 0x000C0200 /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFHMC_SDDATAHIGH_PMSDDATAHIGH_SHIFT 0
|
|
|
|
#define I40E_PFHMC_SDDATAHIGH_PMSDDATAHIGH_MASK I40E_MASK(0xFFFFFFFF, I40E_PFHMC_SDDATAHIGH_PMSDDATAHIGH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFHMC_SDDATALOW 0x000C0100 /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFHMC_SDDATALOW_PMSDVALID_SHIFT 0
|
|
|
|
#define I40E_PFHMC_SDDATALOW_PMSDVALID_MASK I40E_MASK(0x1, I40E_PFHMC_SDDATALOW_PMSDVALID_SHIFT)
|
|
|
|
#define I40E_PFHMC_SDDATALOW_PMSDTYPE_SHIFT 1
|
|
|
|
#define I40E_PFHMC_SDDATALOW_PMSDTYPE_MASK I40E_MASK(0x1, I40E_PFHMC_SDDATALOW_PMSDTYPE_SHIFT)
|
|
|
|
#define I40E_PFHMC_SDDATALOW_PMSDBPCOUNT_SHIFT 2
|
|
|
|
#define I40E_PFHMC_SDDATALOW_PMSDBPCOUNT_MASK I40E_MASK(0x3FF, I40E_PFHMC_SDDATALOW_PMSDBPCOUNT_SHIFT)
|
|
|
|
#define I40E_PFHMC_SDDATALOW_PMSDDATALOW_SHIFT 12
|
|
|
|
#define I40E_PFHMC_SDDATALOW_PMSDDATALOW_MASK I40E_MASK(0xFFFFF, I40E_PFHMC_SDDATALOW_PMSDDATALOW_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_GP_FUSE(_i) (0x0009400C + ((_i) * 4)) /* _i=0...28 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_GP_FUSE_MAX_INDEX 28
|
|
|
|
#define I40E_GL_GP_FUSE_GL_GP_FUSE_SHIFT 0
|
|
|
|
#define I40E_GL_GP_FUSE_GL_GP_FUSE_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_GP_FUSE_GL_GP_FUSE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_UFUSE 0x00094008 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_UFUSE_FOUR_PORT_ENABLE_SHIFT 1
|
|
|
|
#define I40E_GL_UFUSE_FOUR_PORT_ENABLE_MASK I40E_MASK(0x1, I40E_GL_UFUSE_FOUR_PORT_ENABLE_SHIFT)
|
|
|
|
#define I40E_GL_UFUSE_NIC_ID_SHIFT 2
|
|
|
|
#define I40E_GL_UFUSE_NIC_ID_MASK I40E_MASK(0x1, I40E_GL_UFUSE_NIC_ID_SHIFT)
|
|
|
|
#define I40E_GL_UFUSE_ULT_LOCKOUT_SHIFT 10
|
|
|
|
#define I40E_GL_UFUSE_ULT_LOCKOUT_MASK I40E_MASK(0x1, I40E_GL_UFUSE_ULT_LOCKOUT_SHIFT)
|
|
|
|
#define I40E_GL_UFUSE_CLS_LOCKOUT_SHIFT 11
|
|
|
|
#define I40E_GL_UFUSE_CLS_LOCKOUT_MASK I40E_MASK(0x1, I40E_GL_UFUSE_CLS_LOCKOUT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_EMPINT_GPIO_ENA 0x00088188 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO0_ENA_SHIFT 0
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO0_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO0_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO1_ENA_SHIFT 1
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO1_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO1_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO2_ENA_SHIFT 2
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO2_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO2_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO3_ENA_SHIFT 3
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO3_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO3_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO4_ENA_SHIFT 4
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO4_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO4_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO5_ENA_SHIFT 5
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO5_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO5_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO6_ENA_SHIFT 6
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO6_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO6_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO7_ENA_SHIFT 7
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO7_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO7_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO8_ENA_SHIFT 8
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO8_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO8_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO9_ENA_SHIFT 9
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO9_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO9_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO10_ENA_SHIFT 10
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO10_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO10_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO11_ENA_SHIFT 11
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO11_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO11_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO12_ENA_SHIFT 12
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO12_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO12_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO13_ENA_SHIFT 13
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO13_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO13_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO14_ENA_SHIFT 14
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO14_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO14_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO15_ENA_SHIFT 15
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO15_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO15_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO16_ENA_SHIFT 16
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO16_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO16_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO17_ENA_SHIFT 17
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO17_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO17_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO18_ENA_SHIFT 18
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO18_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO18_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO19_ENA_SHIFT 19
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO19_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO19_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO20_ENA_SHIFT 20
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO20_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO20_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO21_ENA_SHIFT 21
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO21_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO21_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO22_ENA_SHIFT 22
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO22_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO22_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO23_ENA_SHIFT 23
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO23_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO23_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO24_ENA_SHIFT 24
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO24_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO24_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO25_ENA_SHIFT 25
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO25_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO25_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO26_ENA_SHIFT 26
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO26_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO26_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO27_ENA_SHIFT 27
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO27_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO27_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO28_ENA_SHIFT 28
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO28_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO28_ENA_SHIFT)
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO29_ENA_SHIFT 29
|
|
|
|
#define I40E_EMPINT_GPIO_ENA_GPIO29_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO29_ENA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFGEN_PORTMDIO_NUM 0x0003F100 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFGEN_PORTMDIO_NUM_PORT_NUM_SHIFT 0
|
|
|
|
#define I40E_PFGEN_PORTMDIO_NUM_PORT_NUM_MASK I40E_MASK(0x3, I40E_PFGEN_PORTMDIO_NUM_PORT_NUM_SHIFT)
|
|
|
|
#define I40E_PFGEN_PORTMDIO_NUM_VFLINK_STAT_ENA_SHIFT 4
|
|
|
|
#define I40E_PFGEN_PORTMDIO_NUM_VFLINK_STAT_ENA_MASK I40E_MASK(0x1, I40E_PFGEN_PORTMDIO_NUM_VFLINK_STAT_ENA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFINT_AEQCTL 0x00038700 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFINT_AEQCTL_MSIX_INDX_SHIFT 0
|
|
|
|
#define I40E_PFINT_AEQCTL_MSIX_INDX_MASK I40E_MASK(0xFF, I40E_PFINT_AEQCTL_MSIX_INDX_SHIFT)
|
|
|
|
#define I40E_PFINT_AEQCTL_ITR_INDX_SHIFT 11
|
|
|
|
#define I40E_PFINT_AEQCTL_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_AEQCTL_ITR_INDX_SHIFT)
|
|
|
|
#define I40E_PFINT_AEQCTL_MSIX0_INDX_SHIFT 13
|
|
|
|
#define I40E_PFINT_AEQCTL_MSIX0_INDX_MASK I40E_MASK(0x7, I40E_PFINT_AEQCTL_MSIX0_INDX_SHIFT)
|
|
|
|
#define I40E_PFINT_AEQCTL_CAUSE_ENA_SHIFT 30
|
|
|
|
#define I40E_PFINT_AEQCTL_CAUSE_ENA_MASK I40E_MASK(0x1, I40E_PFINT_AEQCTL_CAUSE_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_AEQCTL_INTEVENT_SHIFT 31
|
|
|
|
#define I40E_PFINT_AEQCTL_INTEVENT_MASK I40E_MASK(0x1, I40E_PFINT_AEQCTL_INTEVENT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFINT_CEQCTL(_INTPF) (0x00036800 + ((_INTPF) * 4)) /* _i=0...511 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFINT_CEQCTL_MAX_INDEX 511
|
|
|
|
#define I40E_PFINT_CEQCTL_MSIX_INDX_SHIFT 0
|
|
|
|
#define I40E_PFINT_CEQCTL_MSIX_INDX_MASK I40E_MASK(0xFF, I40E_PFINT_CEQCTL_MSIX_INDX_SHIFT)
|
|
|
|
#define I40E_PFINT_CEQCTL_ITR_INDX_SHIFT 11
|
|
|
|
#define I40E_PFINT_CEQCTL_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_CEQCTL_ITR_INDX_SHIFT)
|
|
|
|
#define I40E_PFINT_CEQCTL_MSIX0_INDX_SHIFT 13
|
|
|
|
#define I40E_PFINT_CEQCTL_MSIX0_INDX_MASK I40E_MASK(0x7, I40E_PFINT_CEQCTL_MSIX0_INDX_SHIFT)
|
|
|
|
#define I40E_PFINT_CEQCTL_NEXTQ_INDX_SHIFT 16
|
|
|
|
#define I40E_PFINT_CEQCTL_NEXTQ_INDX_MASK I40E_MASK(0x7FF, I40E_PFINT_CEQCTL_NEXTQ_INDX_SHIFT)
|
|
|
|
#define I40E_PFINT_CEQCTL_NEXTQ_TYPE_SHIFT 27
|
|
|
|
#define I40E_PFINT_CEQCTL_NEXTQ_TYPE_MASK I40E_MASK(0x3, I40E_PFINT_CEQCTL_NEXTQ_TYPE_SHIFT)
|
|
|
|
#define I40E_PFINT_CEQCTL_CAUSE_ENA_SHIFT 30
|
|
|
|
#define I40E_PFINT_CEQCTL_CAUSE_ENA_MASK I40E_MASK(0x1, I40E_PFINT_CEQCTL_CAUSE_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_CEQCTL_INTEVENT_SHIFT 31
|
|
|
|
#define I40E_PFINT_CEQCTL_INTEVENT_MASK I40E_MASK(0x1, I40E_PFINT_CEQCTL_INTEVENT_SHIFT)
|
2015-06-05 22:52:42 +00:00
|
|
|
#define I40E_GLINT_CTL 0x0003F800 /* Reset: CORER */
|
|
|
|
#define I40E_GLINT_CTL_DIS_AUTOMASK_PF0_SHIFT 0
|
|
|
|
#define I40E_GLINT_CTL_DIS_AUTOMASK_PF0_MASK I40E_MASK(0x1, I40E_GLINT_CTL_DIS_AUTOMASK_PF0_SHIFT)
|
|
|
|
#define I40E_GLINT_CTL_DIS_AUTOMASK_VF0_SHIFT 1
|
|
|
|
#define I40E_GLINT_CTL_DIS_AUTOMASK_VF0_MASK I40E_MASK(0x1, I40E_GLINT_CTL_DIS_AUTOMASK_VF0_SHIFT)
|
|
|
|
#define I40E_GLINT_CTL_DIS_AUTOMASK_N_SHIFT 2
|
|
|
|
#define I40E_GLINT_CTL_DIS_AUTOMASK_N_MASK I40E_MASK(0x1, I40E_GLINT_CTL_DIS_AUTOMASK_N_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFINT_DYN_CTL0 0x00038480 /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFINT_DYN_CTL0_INTENA_SHIFT 0
|
|
|
|
#define I40E_PFINT_DYN_CTL0_INTENA_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTL0_INTENA_SHIFT)
|
|
|
|
#define I40E_PFINT_DYN_CTL0_CLEARPBA_SHIFT 1
|
|
|
|
#define I40E_PFINT_DYN_CTL0_CLEARPBA_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTL0_CLEARPBA_SHIFT)
|
|
|
|
#define I40E_PFINT_DYN_CTL0_SWINT_TRIG_SHIFT 2
|
|
|
|
#define I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTL0_SWINT_TRIG_SHIFT)
|
|
|
|
#define I40E_PFINT_DYN_CTL0_ITR_INDX_SHIFT 3
|
|
|
|
#define I40E_PFINT_DYN_CTL0_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_DYN_CTL0_ITR_INDX_SHIFT)
|
|
|
|
#define I40E_PFINT_DYN_CTL0_INTERVAL_SHIFT 5
|
|
|
|
#define I40E_PFINT_DYN_CTL0_INTERVAL_MASK I40E_MASK(0xFFF, I40E_PFINT_DYN_CTL0_INTERVAL_SHIFT)
|
|
|
|
#define I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_SHIFT 24
|
|
|
|
#define I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_DYN_CTL0_SW_ITR_INDX_SHIFT 25
|
|
|
|
#define I40E_PFINT_DYN_CTL0_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_DYN_CTL0_SW_ITR_INDX_SHIFT)
|
|
|
|
#define I40E_PFINT_DYN_CTL0_INTENA_MSK_SHIFT 31
|
|
|
|
#define I40E_PFINT_DYN_CTL0_INTENA_MSK_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTL0_INTENA_MSK_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFINT_DYN_CTLN(_INTPF) (0x00034800 + ((_INTPF) * 4)) /* _i=0...511 */ /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFINT_DYN_CTLN_MAX_INDEX 511
|
|
|
|
#define I40E_PFINT_DYN_CTLN_INTENA_SHIFT 0
|
|
|
|
#define I40E_PFINT_DYN_CTLN_INTENA_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTLN_INTENA_SHIFT)
|
|
|
|
#define I40E_PFINT_DYN_CTLN_CLEARPBA_SHIFT 1
|
|
|
|
#define I40E_PFINT_DYN_CTLN_CLEARPBA_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTLN_CLEARPBA_SHIFT)
|
|
|
|
#define I40E_PFINT_DYN_CTLN_SWINT_TRIG_SHIFT 2
|
|
|
|
#define I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTLN_SWINT_TRIG_SHIFT)
|
|
|
|
#define I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT 3
|
|
|
|
#define I40E_PFINT_DYN_CTLN_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT)
|
|
|
|
#define I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT 5
|
|
|
|
#define I40E_PFINT_DYN_CTLN_INTERVAL_MASK I40E_MASK(0xFFF, I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT)
|
|
|
|
#define I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_SHIFT 24
|
|
|
|
#define I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_DYN_CTLN_SW_ITR_INDX_SHIFT 25
|
|
|
|
#define I40E_PFINT_DYN_CTLN_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_DYN_CTLN_SW_ITR_INDX_SHIFT)
|
|
|
|
#define I40E_PFINT_DYN_CTLN_INTENA_MSK_SHIFT 31
|
|
|
|
#define I40E_PFINT_DYN_CTLN_INTENA_MSK_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTLN_INTENA_MSK_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFINT_GPIO_ENA 0x00088080 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO0_ENA_SHIFT 0
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO0_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO0_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO1_ENA_SHIFT 1
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO1_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO1_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO2_ENA_SHIFT 2
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO2_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO2_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO3_ENA_SHIFT 3
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO3_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO3_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO4_ENA_SHIFT 4
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO4_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO4_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO5_ENA_SHIFT 5
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO5_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO5_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO6_ENA_SHIFT 6
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO6_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO6_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO7_ENA_SHIFT 7
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO7_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO7_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO8_ENA_SHIFT 8
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO8_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO8_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO9_ENA_SHIFT 9
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO9_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO9_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO10_ENA_SHIFT 10
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO10_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO10_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO11_ENA_SHIFT 11
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO11_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO11_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO12_ENA_SHIFT 12
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO12_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO12_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO13_ENA_SHIFT 13
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO13_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO13_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO14_ENA_SHIFT 14
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO14_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO14_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO15_ENA_SHIFT 15
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO15_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO15_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO16_ENA_SHIFT 16
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO16_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO16_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO17_ENA_SHIFT 17
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO17_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO17_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO18_ENA_SHIFT 18
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO18_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO18_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO19_ENA_SHIFT 19
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO19_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO19_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO20_ENA_SHIFT 20
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO20_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO20_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO21_ENA_SHIFT 21
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO21_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO21_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO22_ENA_SHIFT 22
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO22_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO22_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO23_ENA_SHIFT 23
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO23_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO23_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO24_ENA_SHIFT 24
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO24_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO24_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO25_ENA_SHIFT 25
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO25_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO25_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO26_ENA_SHIFT 26
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO26_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO26_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO27_ENA_SHIFT 27
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO27_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO27_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO28_ENA_SHIFT 28
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO28_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO28_ENA_SHIFT)
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO29_ENA_SHIFT 29
|
|
|
|
#define I40E_PFINT_GPIO_ENA_GPIO29_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO29_ENA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFINT_ICR0 0x00038780 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFINT_ICR0_INTEVENT_SHIFT 0
|
|
|
|
#define I40E_PFINT_ICR0_INTEVENT_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_INTEVENT_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_QUEUE_0_SHIFT 1
|
|
|
|
#define I40E_PFINT_ICR0_QUEUE_0_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_0_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_QUEUE_1_SHIFT 2
|
|
|
|
#define I40E_PFINT_ICR0_QUEUE_1_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_1_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_QUEUE_2_SHIFT 3
|
|
|
|
#define I40E_PFINT_ICR0_QUEUE_2_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_2_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_QUEUE_3_SHIFT 4
|
|
|
|
#define I40E_PFINT_ICR0_QUEUE_3_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_3_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_QUEUE_4_SHIFT 5
|
|
|
|
#define I40E_PFINT_ICR0_QUEUE_4_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_4_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_QUEUE_5_SHIFT 6
|
|
|
|
#define I40E_PFINT_ICR0_QUEUE_5_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_5_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_QUEUE_6_SHIFT 7
|
|
|
|
#define I40E_PFINT_ICR0_QUEUE_6_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_6_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_QUEUE_7_SHIFT 8
|
|
|
|
#define I40E_PFINT_ICR0_QUEUE_7_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_7_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_ECC_ERR_SHIFT 16
|
|
|
|
#define I40E_PFINT_ICR0_ECC_ERR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ECC_ERR_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_MAL_DETECT_SHIFT 19
|
|
|
|
#define I40E_PFINT_ICR0_MAL_DETECT_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_MAL_DETECT_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_GRST_SHIFT 20
|
|
|
|
#define I40E_PFINT_ICR0_GRST_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_GRST_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_PCI_EXCEPTION_SHIFT 21
|
|
|
|
#define I40E_PFINT_ICR0_PCI_EXCEPTION_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_PCI_EXCEPTION_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_GPIO_SHIFT 22
|
|
|
|
#define I40E_PFINT_ICR0_GPIO_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_GPIO_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_TIMESYNC_SHIFT 23
|
|
|
|
#define I40E_PFINT_ICR0_TIMESYNC_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_TIMESYNC_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_STORM_DETECT_SHIFT 24
|
|
|
|
#define I40E_PFINT_ICR0_STORM_DETECT_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_STORM_DETECT_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_LINK_STAT_CHANGE_SHIFT 25
|
|
|
|
#define I40E_PFINT_ICR0_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_LINK_STAT_CHANGE_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_HMC_ERR_SHIFT 26
|
|
|
|
#define I40E_PFINT_ICR0_HMC_ERR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_HMC_ERR_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_PE_CRITERR_SHIFT 28
|
|
|
|
#define I40E_PFINT_ICR0_PE_CRITERR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_PE_CRITERR_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_VFLR_SHIFT 29
|
|
|
|
#define I40E_PFINT_ICR0_VFLR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_VFLR_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_ADMINQ_SHIFT 30
|
|
|
|
#define I40E_PFINT_ICR0_ADMINQ_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ADMINQ_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_SWINT_SHIFT 31
|
|
|
|
#define I40E_PFINT_ICR0_SWINT_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_SWINT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFINT_ICR0_ENA 0x00038800 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFINT_ICR0_ENA_ECC_ERR_SHIFT 16
|
|
|
|
#define I40E_PFINT_ICR0_ENA_ECC_ERR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_ECC_ERR_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_ENA_MAL_DETECT_SHIFT 19
|
|
|
|
#define I40E_PFINT_ICR0_ENA_MAL_DETECT_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_MAL_DETECT_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_ENA_GRST_SHIFT 20
|
|
|
|
#define I40E_PFINT_ICR0_ENA_GRST_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_GRST_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_ENA_PCI_EXCEPTION_SHIFT 21
|
|
|
|
#define I40E_PFINT_ICR0_ENA_PCI_EXCEPTION_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_PCI_EXCEPTION_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_ENA_GPIO_SHIFT 22
|
|
|
|
#define I40E_PFINT_ICR0_ENA_GPIO_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_GPIO_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_ENA_TIMESYNC_SHIFT 23
|
|
|
|
#define I40E_PFINT_ICR0_ENA_TIMESYNC_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_TIMESYNC_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_ENA_STORM_DETECT_SHIFT 24
|
|
|
|
#define I40E_PFINT_ICR0_ENA_STORM_DETECT_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_STORM_DETECT_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_ENA_LINK_STAT_CHANGE_SHIFT 25
|
|
|
|
#define I40E_PFINT_ICR0_ENA_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_LINK_STAT_CHANGE_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_ENA_HMC_ERR_SHIFT 26
|
|
|
|
#define I40E_PFINT_ICR0_ENA_HMC_ERR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_HMC_ERR_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_ENA_PE_CRITERR_SHIFT 28
|
|
|
|
#define I40E_PFINT_ICR0_ENA_PE_CRITERR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_PE_CRITERR_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_ENA_VFLR_SHIFT 29
|
|
|
|
#define I40E_PFINT_ICR0_ENA_VFLR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_VFLR_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_ENA_ADMINQ_SHIFT 30
|
|
|
|
#define I40E_PFINT_ICR0_ENA_ADMINQ_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_ADMINQ_SHIFT)
|
|
|
|
#define I40E_PFINT_ICR0_ENA_RSVD_SHIFT 31
|
|
|
|
#define I40E_PFINT_ICR0_ENA_RSVD_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_RSVD_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFINT_ITR0(_i) (0x00038000 + ((_i) * 128)) /* _i=0...2 */ /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFINT_ITR0_MAX_INDEX 2
|
|
|
|
#define I40E_PFINT_ITR0_INTERVAL_SHIFT 0
|
|
|
|
#define I40E_PFINT_ITR0_INTERVAL_MASK I40E_MASK(0xFFF, I40E_PFINT_ITR0_INTERVAL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFINT_ITRN(_i, _INTPF) (0x00030000 + ((_i) * 2048 + (_INTPF) * 4)) /* _i=0...2, _INTPF=0...511 */ /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFINT_ITRN_MAX_INDEX 2
|
|
|
|
#define I40E_PFINT_ITRN_INTERVAL_SHIFT 0
|
|
|
|
#define I40E_PFINT_ITRN_INTERVAL_MASK I40E_MASK(0xFFF, I40E_PFINT_ITRN_INTERVAL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFINT_LNKLST0 0x00038500 /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFINT_LNKLST0_FIRSTQ_INDX_SHIFT 0
|
|
|
|
#define I40E_PFINT_LNKLST0_FIRSTQ_INDX_MASK I40E_MASK(0x7FF, I40E_PFINT_LNKLST0_FIRSTQ_INDX_SHIFT)
|
|
|
|
#define I40E_PFINT_LNKLST0_FIRSTQ_TYPE_SHIFT 11
|
|
|
|
#define I40E_PFINT_LNKLST0_FIRSTQ_TYPE_MASK I40E_MASK(0x3, I40E_PFINT_LNKLST0_FIRSTQ_TYPE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFINT_LNKLSTN(_INTPF) (0x00035000 + ((_INTPF) * 4)) /* _i=0...511 */ /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFINT_LNKLSTN_MAX_INDEX 511
|
|
|
|
#define I40E_PFINT_LNKLSTN_FIRSTQ_INDX_SHIFT 0
|
|
|
|
#define I40E_PFINT_LNKLSTN_FIRSTQ_INDX_MASK I40E_MASK(0x7FF, I40E_PFINT_LNKLSTN_FIRSTQ_INDX_SHIFT)
|
|
|
|
#define I40E_PFINT_LNKLSTN_FIRSTQ_TYPE_SHIFT 11
|
|
|
|
#define I40E_PFINT_LNKLSTN_FIRSTQ_TYPE_MASK I40E_MASK(0x3, I40E_PFINT_LNKLSTN_FIRSTQ_TYPE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFINT_RATE0 0x00038580 /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFINT_RATE0_INTERVAL_SHIFT 0
|
|
|
|
#define I40E_PFINT_RATE0_INTERVAL_MASK I40E_MASK(0x3F, I40E_PFINT_RATE0_INTERVAL_SHIFT)
|
|
|
|
#define I40E_PFINT_RATE0_INTRL_ENA_SHIFT 6
|
|
|
|
#define I40E_PFINT_RATE0_INTRL_ENA_MASK I40E_MASK(0x1, I40E_PFINT_RATE0_INTRL_ENA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFINT_RATEN(_INTPF) (0x00035800 + ((_INTPF) * 4)) /* _i=0...511 */ /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFINT_RATEN_MAX_INDEX 511
|
|
|
|
#define I40E_PFINT_RATEN_INTERVAL_SHIFT 0
|
|
|
|
#define I40E_PFINT_RATEN_INTERVAL_MASK I40E_MASK(0x3F, I40E_PFINT_RATEN_INTERVAL_SHIFT)
|
|
|
|
#define I40E_PFINT_RATEN_INTRL_ENA_SHIFT 6
|
|
|
|
#define I40E_PFINT_RATEN_INTRL_ENA_MASK I40E_MASK(0x1, I40E_PFINT_RATEN_INTRL_ENA_SHIFT)
|
2015-01-12 18:32:45 +00:00
|
|
|
#define I40E_PFINT_STAT_CTL0 0x00038400 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFINT_STAT_CTL0_OTHER_ITR_INDX_SHIFT 2
|
|
|
|
#define I40E_PFINT_STAT_CTL0_OTHER_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_STAT_CTL0_OTHER_ITR_INDX_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_QINT_RQCTL(_Q) (0x0003A000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_QINT_RQCTL_MAX_INDEX 1535
|
|
|
|
#define I40E_QINT_RQCTL_MSIX_INDX_SHIFT 0
|
|
|
|
#define I40E_QINT_RQCTL_MSIX_INDX_MASK I40E_MASK(0xFF, I40E_QINT_RQCTL_MSIX_INDX_SHIFT)
|
|
|
|
#define I40E_QINT_RQCTL_ITR_INDX_SHIFT 11
|
|
|
|
#define I40E_QINT_RQCTL_ITR_INDX_MASK I40E_MASK(0x3, I40E_QINT_RQCTL_ITR_INDX_SHIFT)
|
|
|
|
#define I40E_QINT_RQCTL_MSIX0_INDX_SHIFT 13
|
|
|
|
#define I40E_QINT_RQCTL_MSIX0_INDX_MASK I40E_MASK(0x7, I40E_QINT_RQCTL_MSIX0_INDX_SHIFT)
|
|
|
|
#define I40E_QINT_RQCTL_NEXTQ_INDX_SHIFT 16
|
|
|
|
#define I40E_QINT_RQCTL_NEXTQ_INDX_MASK I40E_MASK(0x7FF, I40E_QINT_RQCTL_NEXTQ_INDX_SHIFT)
|
|
|
|
#define I40E_QINT_RQCTL_NEXTQ_TYPE_SHIFT 27
|
|
|
|
#define I40E_QINT_RQCTL_NEXTQ_TYPE_MASK I40E_MASK(0x3, I40E_QINT_RQCTL_NEXTQ_TYPE_SHIFT)
|
|
|
|
#define I40E_QINT_RQCTL_CAUSE_ENA_SHIFT 30
|
|
|
|
#define I40E_QINT_RQCTL_CAUSE_ENA_MASK I40E_MASK(0x1, I40E_QINT_RQCTL_CAUSE_ENA_SHIFT)
|
|
|
|
#define I40E_QINT_RQCTL_INTEVENT_SHIFT 31
|
|
|
|
#define I40E_QINT_RQCTL_INTEVENT_MASK I40E_MASK(0x1, I40E_QINT_RQCTL_INTEVENT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_QINT_TQCTL(_Q) (0x0003C000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_QINT_TQCTL_MAX_INDEX 1535
|
|
|
|
#define I40E_QINT_TQCTL_MSIX_INDX_SHIFT 0
|
|
|
|
#define I40E_QINT_TQCTL_MSIX_INDX_MASK I40E_MASK(0xFF, I40E_QINT_TQCTL_MSIX_INDX_SHIFT)
|
|
|
|
#define I40E_QINT_TQCTL_ITR_INDX_SHIFT 11
|
|
|
|
#define I40E_QINT_TQCTL_ITR_INDX_MASK I40E_MASK(0x3, I40E_QINT_TQCTL_ITR_INDX_SHIFT)
|
|
|
|
#define I40E_QINT_TQCTL_MSIX0_INDX_SHIFT 13
|
|
|
|
#define I40E_QINT_TQCTL_MSIX0_INDX_MASK I40E_MASK(0x7, I40E_QINT_TQCTL_MSIX0_INDX_SHIFT)
|
|
|
|
#define I40E_QINT_TQCTL_NEXTQ_INDX_SHIFT 16
|
|
|
|
#define I40E_QINT_TQCTL_NEXTQ_INDX_MASK I40E_MASK(0x7FF, I40E_QINT_TQCTL_NEXTQ_INDX_SHIFT)
|
|
|
|
#define I40E_QINT_TQCTL_NEXTQ_TYPE_SHIFT 27
|
|
|
|
#define I40E_QINT_TQCTL_NEXTQ_TYPE_MASK I40E_MASK(0x3, I40E_QINT_TQCTL_NEXTQ_TYPE_SHIFT)
|
|
|
|
#define I40E_QINT_TQCTL_CAUSE_ENA_SHIFT 30
|
|
|
|
#define I40E_QINT_TQCTL_CAUSE_ENA_MASK I40E_MASK(0x1, I40E_QINT_TQCTL_CAUSE_ENA_SHIFT)
|
|
|
|
#define I40E_QINT_TQCTL_INTEVENT_SHIFT 31
|
|
|
|
#define I40E_QINT_TQCTL_INTEVENT_MASK I40E_MASK(0x1, I40E_QINT_TQCTL_INTEVENT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFINT_DYN_CTL0(_VF) (0x0002A400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFINT_DYN_CTL0_MAX_INDEX 127
|
|
|
|
#define I40E_VFINT_DYN_CTL0_INTENA_SHIFT 0
|
|
|
|
#define I40E_VFINT_DYN_CTL0_INTENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL0_INTENA_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTL0_CLEARPBA_SHIFT 1
|
|
|
|
#define I40E_VFINT_DYN_CTL0_CLEARPBA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL0_CLEARPBA_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTL0_SWINT_TRIG_SHIFT 2
|
|
|
|
#define I40E_VFINT_DYN_CTL0_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL0_SWINT_TRIG_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTL0_ITR_INDX_SHIFT 3
|
|
|
|
#define I40E_VFINT_DYN_CTL0_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTL0_ITR_INDX_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTL0_INTERVAL_SHIFT 5
|
|
|
|
#define I40E_VFINT_DYN_CTL0_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_DYN_CTL0_INTERVAL_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTL0_SW_ITR_INDX_ENA_SHIFT 24
|
|
|
|
#define I40E_VFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL0_SW_ITR_INDX_ENA_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTL0_SW_ITR_INDX_SHIFT 25
|
|
|
|
#define I40E_VFINT_DYN_CTL0_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTL0_SW_ITR_INDX_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTL0_INTENA_MSK_SHIFT 31
|
|
|
|
#define I40E_VFINT_DYN_CTL0_INTENA_MSK_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL0_INTENA_MSK_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFINT_DYN_CTLN(_INTVF) (0x00024800 + ((_INTVF) * 4)) /* _i=0...511 */ /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFINT_DYN_CTLN_MAX_INDEX 511
|
|
|
|
#define I40E_VFINT_DYN_CTLN_INTENA_SHIFT 0
|
|
|
|
#define I40E_VFINT_DYN_CTLN_INTENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN_INTENA_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTLN_CLEARPBA_SHIFT 1
|
|
|
|
#define I40E_VFINT_DYN_CTLN_CLEARPBA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN_CLEARPBA_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTLN_SWINT_TRIG_SHIFT 2
|
|
|
|
#define I40E_VFINT_DYN_CTLN_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN_SWINT_TRIG_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTLN_ITR_INDX_SHIFT 3
|
|
|
|
#define I40E_VFINT_DYN_CTLN_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTLN_ITR_INDX_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTLN_INTERVAL_SHIFT 5
|
|
|
|
#define I40E_VFINT_DYN_CTLN_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_DYN_CTLN_INTERVAL_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTLN_SW_ITR_INDX_ENA_SHIFT 24
|
|
|
|
#define I40E_VFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN_SW_ITR_INDX_ENA_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTLN_SW_ITR_INDX_SHIFT 25
|
|
|
|
#define I40E_VFINT_DYN_CTLN_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTLN_SW_ITR_INDX_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTLN_INTENA_MSK_SHIFT 31
|
|
|
|
#define I40E_VFINT_DYN_CTLN_INTENA_MSK_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN_INTENA_MSK_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFINT_ICR0(_VF) (0x0002BC00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFINT_ICR0_MAX_INDEX 127
|
|
|
|
#define I40E_VFINT_ICR0_INTEVENT_SHIFT 0
|
|
|
|
#define I40E_VFINT_ICR0_INTEVENT_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_INTEVENT_SHIFT)
|
|
|
|
#define I40E_VFINT_ICR0_QUEUE_0_SHIFT 1
|
|
|
|
#define I40E_VFINT_ICR0_QUEUE_0_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_QUEUE_0_SHIFT)
|
|
|
|
#define I40E_VFINT_ICR0_QUEUE_1_SHIFT 2
|
|
|
|
#define I40E_VFINT_ICR0_QUEUE_1_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_QUEUE_1_SHIFT)
|
|
|
|
#define I40E_VFINT_ICR0_QUEUE_2_SHIFT 3
|
|
|
|
#define I40E_VFINT_ICR0_QUEUE_2_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_QUEUE_2_SHIFT)
|
|
|
|
#define I40E_VFINT_ICR0_QUEUE_3_SHIFT 4
|
|
|
|
#define I40E_VFINT_ICR0_QUEUE_3_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_QUEUE_3_SHIFT)
|
|
|
|
#define I40E_VFINT_ICR0_LINK_STAT_CHANGE_SHIFT 25
|
|
|
|
#define I40E_VFINT_ICR0_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_LINK_STAT_CHANGE_SHIFT)
|
|
|
|
#define I40E_VFINT_ICR0_ADMINQ_SHIFT 30
|
|
|
|
#define I40E_VFINT_ICR0_ADMINQ_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ADMINQ_SHIFT)
|
|
|
|
#define I40E_VFINT_ICR0_SWINT_SHIFT 31
|
|
|
|
#define I40E_VFINT_ICR0_SWINT_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_SWINT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFINT_ICR0_ENA(_VF) (0x0002C000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFINT_ICR0_ENA_MAX_INDEX 127
|
|
|
|
#define I40E_VFINT_ICR0_ENA_LINK_STAT_CHANGE_SHIFT 25
|
|
|
|
#define I40E_VFINT_ICR0_ENA_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA_LINK_STAT_CHANGE_SHIFT)
|
|
|
|
#define I40E_VFINT_ICR0_ENA_ADMINQ_SHIFT 30
|
|
|
|
#define I40E_VFINT_ICR0_ENA_ADMINQ_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA_ADMINQ_SHIFT)
|
|
|
|
#define I40E_VFINT_ICR0_ENA_RSVD_SHIFT 31
|
|
|
|
#define I40E_VFINT_ICR0_ENA_RSVD_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA_RSVD_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFINT_ITR0(_i, _VF) (0x00028000 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...2, _VF=0...127 */ /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFINT_ITR0_MAX_INDEX 2
|
|
|
|
#define I40E_VFINT_ITR0_INTERVAL_SHIFT 0
|
|
|
|
#define I40E_VFINT_ITR0_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_ITR0_INTERVAL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFINT_ITRN(_i, _INTVF) (0x00020000 + ((_i) * 2048 + (_INTVF) * 4)) /* _i=0...2, _INTVF=0...511 */ /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFINT_ITRN_MAX_INDEX 2
|
|
|
|
#define I40E_VFINT_ITRN_INTERVAL_SHIFT 0
|
|
|
|
#define I40E_VFINT_ITRN_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_ITRN_INTERVAL_SHIFT)
|
2015-01-12 18:32:45 +00:00
|
|
|
#define I40E_VFINT_STAT_CTL0(_VF) (0x0002A000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFINT_STAT_CTL0_MAX_INDEX 127
|
|
|
|
#define I40E_VFINT_STAT_CTL0_OTHER_ITR_INDX_SHIFT 2
|
|
|
|
#define I40E_VFINT_STAT_CTL0_OTHER_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_STAT_CTL0_OTHER_ITR_INDX_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VPINT_AEQCTL(_VF) (0x0002B800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VPINT_AEQCTL_MAX_INDEX 127
|
|
|
|
#define I40E_VPINT_AEQCTL_MSIX_INDX_SHIFT 0
|
|
|
|
#define I40E_VPINT_AEQCTL_MSIX_INDX_MASK I40E_MASK(0xFF, I40E_VPINT_AEQCTL_MSIX_INDX_SHIFT)
|
|
|
|
#define I40E_VPINT_AEQCTL_ITR_INDX_SHIFT 11
|
|
|
|
#define I40E_VPINT_AEQCTL_ITR_INDX_MASK I40E_MASK(0x3, I40E_VPINT_AEQCTL_ITR_INDX_SHIFT)
|
|
|
|
#define I40E_VPINT_AEQCTL_MSIX0_INDX_SHIFT 13
|
|
|
|
#define I40E_VPINT_AEQCTL_MSIX0_INDX_MASK I40E_MASK(0x7, I40E_VPINT_AEQCTL_MSIX0_INDX_SHIFT)
|
|
|
|
#define I40E_VPINT_AEQCTL_CAUSE_ENA_SHIFT 30
|
|
|
|
#define I40E_VPINT_AEQCTL_CAUSE_ENA_MASK I40E_MASK(0x1, I40E_VPINT_AEQCTL_CAUSE_ENA_SHIFT)
|
|
|
|
#define I40E_VPINT_AEQCTL_INTEVENT_SHIFT 31
|
|
|
|
#define I40E_VPINT_AEQCTL_INTEVENT_MASK I40E_MASK(0x1, I40E_VPINT_AEQCTL_INTEVENT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VPINT_CEQCTL(_INTVF) (0x00026800 + ((_INTVF) * 4)) /* _i=0...511 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VPINT_CEQCTL_MAX_INDEX 511
|
|
|
|
#define I40E_VPINT_CEQCTL_MSIX_INDX_SHIFT 0
|
|
|
|
#define I40E_VPINT_CEQCTL_MSIX_INDX_MASK I40E_MASK(0xFF, I40E_VPINT_CEQCTL_MSIX_INDX_SHIFT)
|
|
|
|
#define I40E_VPINT_CEQCTL_ITR_INDX_SHIFT 11
|
|
|
|
#define I40E_VPINT_CEQCTL_ITR_INDX_MASK I40E_MASK(0x3, I40E_VPINT_CEQCTL_ITR_INDX_SHIFT)
|
|
|
|
#define I40E_VPINT_CEQCTL_MSIX0_INDX_SHIFT 13
|
|
|
|
#define I40E_VPINT_CEQCTL_MSIX0_INDX_MASK I40E_MASK(0x7, I40E_VPINT_CEQCTL_MSIX0_INDX_SHIFT)
|
|
|
|
#define I40E_VPINT_CEQCTL_NEXTQ_INDX_SHIFT 16
|
|
|
|
#define I40E_VPINT_CEQCTL_NEXTQ_INDX_MASK I40E_MASK(0x7FF, I40E_VPINT_CEQCTL_NEXTQ_INDX_SHIFT)
|
|
|
|
#define I40E_VPINT_CEQCTL_NEXTQ_TYPE_SHIFT 27
|
|
|
|
#define I40E_VPINT_CEQCTL_NEXTQ_TYPE_MASK I40E_MASK(0x3, I40E_VPINT_CEQCTL_NEXTQ_TYPE_SHIFT)
|
|
|
|
#define I40E_VPINT_CEQCTL_CAUSE_ENA_SHIFT 30
|
|
|
|
#define I40E_VPINT_CEQCTL_CAUSE_ENA_MASK I40E_MASK(0x1, I40E_VPINT_CEQCTL_CAUSE_ENA_SHIFT)
|
|
|
|
#define I40E_VPINT_CEQCTL_INTEVENT_SHIFT 31
|
|
|
|
#define I40E_VPINT_CEQCTL_INTEVENT_MASK I40E_MASK(0x1, I40E_VPINT_CEQCTL_INTEVENT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VPINT_LNKLST0(_VF) (0x0002A800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VPINT_LNKLST0_MAX_INDEX 127
|
|
|
|
#define I40E_VPINT_LNKLST0_FIRSTQ_INDX_SHIFT 0
|
|
|
|
#define I40E_VPINT_LNKLST0_FIRSTQ_INDX_MASK I40E_MASK(0x7FF, I40E_VPINT_LNKLST0_FIRSTQ_INDX_SHIFT)
|
|
|
|
#define I40E_VPINT_LNKLST0_FIRSTQ_TYPE_SHIFT 11
|
|
|
|
#define I40E_VPINT_LNKLST0_FIRSTQ_TYPE_MASK I40E_MASK(0x3, I40E_VPINT_LNKLST0_FIRSTQ_TYPE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VPINT_LNKLSTN(_INTVF) (0x00025000 + ((_INTVF) * 4)) /* _i=0...511 */ /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VPINT_LNKLSTN_MAX_INDEX 511
|
|
|
|
#define I40E_VPINT_LNKLSTN_FIRSTQ_INDX_SHIFT 0
|
|
|
|
#define I40E_VPINT_LNKLSTN_FIRSTQ_INDX_MASK I40E_MASK(0x7FF, I40E_VPINT_LNKLSTN_FIRSTQ_INDX_SHIFT)
|
|
|
|
#define I40E_VPINT_LNKLSTN_FIRSTQ_TYPE_SHIFT 11
|
|
|
|
#define I40E_VPINT_LNKLSTN_FIRSTQ_TYPE_MASK I40E_MASK(0x3, I40E_VPINT_LNKLSTN_FIRSTQ_TYPE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VPINT_RATE0(_VF) (0x0002AC00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VPINT_RATE0_MAX_INDEX 127
|
|
|
|
#define I40E_VPINT_RATE0_INTERVAL_SHIFT 0
|
|
|
|
#define I40E_VPINT_RATE0_INTERVAL_MASK I40E_MASK(0x3F, I40E_VPINT_RATE0_INTERVAL_SHIFT)
|
|
|
|
#define I40E_VPINT_RATE0_INTRL_ENA_SHIFT 6
|
|
|
|
#define I40E_VPINT_RATE0_INTRL_ENA_MASK I40E_MASK(0x1, I40E_VPINT_RATE0_INTRL_ENA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VPINT_RATEN(_INTVF) (0x00025800 + ((_INTVF) * 4)) /* _i=0...511 */ /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VPINT_RATEN_MAX_INDEX 511
|
|
|
|
#define I40E_VPINT_RATEN_INTERVAL_SHIFT 0
|
|
|
|
#define I40E_VPINT_RATEN_INTERVAL_MASK I40E_MASK(0x3F, I40E_VPINT_RATEN_INTERVAL_SHIFT)
|
|
|
|
#define I40E_VPINT_RATEN_INTRL_ENA_SHIFT 6
|
|
|
|
#define I40E_VPINT_RATEN_INTRL_ENA_MASK I40E_MASK(0x1, I40E_VPINT_RATEN_INTRL_ENA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_RDPU_CNTRL 0x00051060 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_RDPU_CNTRL_RX_PAD_EN_SHIFT 0
|
|
|
|
#define I40E_GL_RDPU_CNTRL_RX_PAD_EN_MASK I40E_MASK(0x1, I40E_GL_RDPU_CNTRL_RX_PAD_EN_SHIFT)
|
|
|
|
#define I40E_GL_RDPU_CNTRL_ECO_SHIFT 1
|
|
|
|
#define I40E_GL_RDPU_CNTRL_ECO_MASK I40E_MASK(0x7FFFFFFF, I40E_GL_RDPU_CNTRL_ECO_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLLAN_RCTL_0 0x0012A500 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLLAN_RCTL_0_PXE_MODE_SHIFT 0
|
|
|
|
#define I40E_GLLAN_RCTL_0_PXE_MODE_MASK I40E_MASK(0x1, I40E_GLLAN_RCTL_0_PXE_MODE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLLAN_TSOMSK_F 0x000442D8 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLLAN_TSOMSK_F_TCPMSKF_SHIFT 0
|
|
|
|
#define I40E_GLLAN_TSOMSK_F_TCPMSKF_MASK I40E_MASK(0xFFF, I40E_GLLAN_TSOMSK_F_TCPMSKF_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLLAN_TSOMSK_L 0x000442E0 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLLAN_TSOMSK_L_TCPMSKL_SHIFT 0
|
|
|
|
#define I40E_GLLAN_TSOMSK_L_TCPMSKL_MASK I40E_MASK(0xFFF, I40E_GLLAN_TSOMSK_L_TCPMSKL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLLAN_TSOMSK_M 0x000442DC /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLLAN_TSOMSK_M_TCPMSKM_SHIFT 0
|
|
|
|
#define I40E_GLLAN_TSOMSK_M_TCPMSKM_MASK I40E_MASK(0xFFF, I40E_GLLAN_TSOMSK_M_TCPMSKM_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLLAN_TXPRE_QDIS(_i) (0x000e6500 + ((_i) * 4)) /* _i=0...11 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLLAN_TXPRE_QDIS_MAX_INDEX 11
|
|
|
|
#define I40E_GLLAN_TXPRE_QDIS_QINDX_SHIFT 0
|
|
|
|
#define I40E_GLLAN_TXPRE_QDIS_QINDX_MASK I40E_MASK(0x7FF, I40E_GLLAN_TXPRE_QDIS_QINDX_SHIFT)
|
|
|
|
#define I40E_GLLAN_TXPRE_QDIS_QDIS_STAT_SHIFT 16
|
|
|
|
#define I40E_GLLAN_TXPRE_QDIS_QDIS_STAT_MASK I40E_MASK(0x1, I40E_GLLAN_TXPRE_QDIS_QDIS_STAT_SHIFT)
|
|
|
|
#define I40E_GLLAN_TXPRE_QDIS_SET_QDIS_SHIFT 30
|
|
|
|
#define I40E_GLLAN_TXPRE_QDIS_SET_QDIS_MASK I40E_MASK(0x1, I40E_GLLAN_TXPRE_QDIS_SET_QDIS_SHIFT)
|
|
|
|
#define I40E_GLLAN_TXPRE_QDIS_CLEAR_QDIS_SHIFT 31
|
|
|
|
#define I40E_GLLAN_TXPRE_QDIS_CLEAR_QDIS_MASK I40E_MASK(0x1, I40E_GLLAN_TXPRE_QDIS_CLEAR_QDIS_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFLAN_QALLOC 0x001C0400 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFLAN_QALLOC_FIRSTQ_SHIFT 0
|
|
|
|
#define I40E_PFLAN_QALLOC_FIRSTQ_MASK I40E_MASK(0x7FF, I40E_PFLAN_QALLOC_FIRSTQ_SHIFT)
|
|
|
|
#define I40E_PFLAN_QALLOC_LASTQ_SHIFT 16
|
|
|
|
#define I40E_PFLAN_QALLOC_LASTQ_MASK I40E_MASK(0x7FF, I40E_PFLAN_QALLOC_LASTQ_SHIFT)
|
|
|
|
#define I40E_PFLAN_QALLOC_VALID_SHIFT 31
|
|
|
|
#define I40E_PFLAN_QALLOC_VALID_MASK I40E_MASK(0x1, I40E_PFLAN_QALLOC_VALID_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_QRX_ENA(_Q) (0x00120000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_QRX_ENA_MAX_INDEX 1535
|
|
|
|
#define I40E_QRX_ENA_QENA_REQ_SHIFT 0
|
|
|
|
#define I40E_QRX_ENA_QENA_REQ_MASK I40E_MASK(0x1, I40E_QRX_ENA_QENA_REQ_SHIFT)
|
|
|
|
#define I40E_QRX_ENA_FAST_QDIS_SHIFT 1
|
|
|
|
#define I40E_QRX_ENA_FAST_QDIS_MASK I40E_MASK(0x1, I40E_QRX_ENA_FAST_QDIS_SHIFT)
|
|
|
|
#define I40E_QRX_ENA_QENA_STAT_SHIFT 2
|
|
|
|
#define I40E_QRX_ENA_QENA_STAT_MASK I40E_MASK(0x1, I40E_QRX_ENA_QENA_STAT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_QRX_TAIL(_Q) (0x00128000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_QRX_TAIL_MAX_INDEX 1535
|
|
|
|
#define I40E_QRX_TAIL_TAIL_SHIFT 0
|
|
|
|
#define I40E_QRX_TAIL_TAIL_MASK I40E_MASK(0x1FFF, I40E_QRX_TAIL_TAIL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_QTX_CTL(_Q) (0x00104000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_QTX_CTL_MAX_INDEX 1535
|
|
|
|
#define I40E_QTX_CTL_PFVF_Q_SHIFT 0
|
|
|
|
#define I40E_QTX_CTL_PFVF_Q_MASK I40E_MASK(0x3, I40E_QTX_CTL_PFVF_Q_SHIFT)
|
|
|
|
#define I40E_QTX_CTL_PF_INDX_SHIFT 2
|
|
|
|
#define I40E_QTX_CTL_PF_INDX_MASK I40E_MASK(0xF, I40E_QTX_CTL_PF_INDX_SHIFT)
|
|
|
|
#define I40E_QTX_CTL_VFVM_INDX_SHIFT 7
|
|
|
|
#define I40E_QTX_CTL_VFVM_INDX_MASK I40E_MASK(0x1FF, I40E_QTX_CTL_VFVM_INDX_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_QTX_ENA(_Q) (0x00100000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_QTX_ENA_MAX_INDEX 1535
|
|
|
|
#define I40E_QTX_ENA_QENA_REQ_SHIFT 0
|
|
|
|
#define I40E_QTX_ENA_QENA_REQ_MASK I40E_MASK(0x1, I40E_QTX_ENA_QENA_REQ_SHIFT)
|
|
|
|
#define I40E_QTX_ENA_FAST_QDIS_SHIFT 1
|
|
|
|
#define I40E_QTX_ENA_FAST_QDIS_MASK I40E_MASK(0x1, I40E_QTX_ENA_FAST_QDIS_SHIFT)
|
|
|
|
#define I40E_QTX_ENA_QENA_STAT_SHIFT 2
|
|
|
|
#define I40E_QTX_ENA_QENA_STAT_MASK I40E_MASK(0x1, I40E_QTX_ENA_QENA_STAT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_QTX_HEAD(_Q) (0x000E4000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_QTX_HEAD_MAX_INDEX 1535
|
|
|
|
#define I40E_QTX_HEAD_HEAD_SHIFT 0
|
|
|
|
#define I40E_QTX_HEAD_HEAD_MASK I40E_MASK(0x1FFF, I40E_QTX_HEAD_HEAD_SHIFT)
|
|
|
|
#define I40E_QTX_HEAD_RS_PENDING_SHIFT 16
|
|
|
|
#define I40E_QTX_HEAD_RS_PENDING_MASK I40E_MASK(0x1, I40E_QTX_HEAD_RS_PENDING_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_QTX_TAIL(_Q) (0x00108000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_QTX_TAIL_MAX_INDEX 1535
|
|
|
|
#define I40E_QTX_TAIL_TAIL_SHIFT 0
|
|
|
|
#define I40E_QTX_TAIL_TAIL_MASK I40E_MASK(0x1FFF, I40E_QTX_TAIL_TAIL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VPLAN_MAPENA(_VF) (0x00074000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VPLAN_MAPENA_MAX_INDEX 127
|
|
|
|
#define I40E_VPLAN_MAPENA_TXRX_ENA_SHIFT 0
|
|
|
|
#define I40E_VPLAN_MAPENA_TXRX_ENA_MASK I40E_MASK(0x1, I40E_VPLAN_MAPENA_TXRX_ENA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VPLAN_QTABLE(_i, _VF) (0x00070000 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...15, _VF=0...127 */ /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VPLAN_QTABLE_MAX_INDEX 15
|
|
|
|
#define I40E_VPLAN_QTABLE_QINDEX_SHIFT 0
|
|
|
|
#define I40E_VPLAN_QTABLE_QINDEX_MASK I40E_MASK(0x7FF, I40E_VPLAN_QTABLE_QINDEX_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VSILAN_QBASE(_VSI) (0x0020C800 + ((_VSI) * 4)) /* _i=0...383 */ /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VSILAN_QBASE_MAX_INDEX 383
|
|
|
|
#define I40E_VSILAN_QBASE_VSIBASE_SHIFT 0
|
|
|
|
#define I40E_VSILAN_QBASE_VSIBASE_MASK I40E_MASK(0x7FF, I40E_VSILAN_QBASE_VSIBASE_SHIFT)
|
|
|
|
#define I40E_VSILAN_QBASE_VSIQTABLE_ENA_SHIFT 11
|
|
|
|
#define I40E_VSILAN_QBASE_VSIQTABLE_ENA_MASK I40E_MASK(0x1, I40E_VSILAN_QBASE_VSIQTABLE_ENA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VSILAN_QTABLE(_i, _VSI) (0x00200000 + ((_i) * 2048 + (_VSI) * 4)) /* _i=0...7, _VSI=0...383 */ /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VSILAN_QTABLE_MAX_INDEX 7
|
|
|
|
#define I40E_VSILAN_QTABLE_QINDEX_0_SHIFT 0
|
|
|
|
#define I40E_VSILAN_QTABLE_QINDEX_0_MASK I40E_MASK(0x7FF, I40E_VSILAN_QTABLE_QINDEX_0_SHIFT)
|
|
|
|
#define I40E_VSILAN_QTABLE_QINDEX_1_SHIFT 16
|
|
|
|
#define I40E_VSILAN_QTABLE_QINDEX_1_MASK I40E_MASK(0x7FF, I40E_VSILAN_QTABLE_QINDEX_1_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTGL_SAH 0x001E2140 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTGL_SAH_FC_SAH_SHIFT 0
|
|
|
|
#define I40E_PRTGL_SAH_FC_SAH_MASK I40E_MASK(0xFFFF, I40E_PRTGL_SAH_FC_SAH_SHIFT)
|
|
|
|
#define I40E_PRTGL_SAH_MFS_SHIFT 16
|
|
|
|
#define I40E_PRTGL_SAH_MFS_MASK I40E_MASK(0xFFFF, I40E_PRTGL_SAH_MFS_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTGL_SAL 0x001E2120 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTGL_SAL_FC_SAL_SHIFT 0
|
|
|
|
#define I40E_PRTGL_SAL_FC_SAL_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTGL_SAL_FC_SAL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GCP 0x001E30E0 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GCP_HSEC_CTL_RX_ENABLE_GCP_SHIFT 0
|
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GCP_HSEC_CTL_RX_ENABLE_GCP_MASK I40E_MASK(0x1, I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GCP_HSEC_CTL_RX_ENABLE_GCP_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GPP 0x001E3260 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GPP_HSEC_CTL_RX_ENABLE_GPP_SHIFT 0
|
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GPP_HSEC_CTL_RX_ENABLE_GPP_MASK I40E_MASK(0x1, I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GPP_HSEC_CTL_RX_ENABLE_GPP_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_PPP 0x001E32E0 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_PPP_HSEC_CTL_RX_ENABLE_PPP_SHIFT 0
|
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_PPP_HSEC_CTL_RX_ENABLE_PPP_MASK I40E_MASK(0x1, I40E_PRTMAC_HSEC_CTL_RX_ENABLE_PPP_HSEC_CTL_RX_ENABLE_PPP_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL 0x001E3360 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL_HSEC_CTL_RX_FORWARD_CONTROL_SHIFT 0
|
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL_HSEC_CTL_RX_FORWARD_CONTROL_MASK I40E_MASK(0x1, I40E_PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL_HSEC_CTL_RX_FORWARD_CONTROL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1 0x001E3110 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_SHIFT 0
|
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2 0x001E3120 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_SHIFT 0
|
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_MASK I40E_MASK(0xFFFF, I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_ENABLE 0x001E30C0 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_ENABLE_HSEC_CTL_RX_PAUSE_ENABLE_SHIFT 0
|
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_ENABLE_HSEC_CTL_RX_PAUSE_ENABLE_MASK I40E_MASK(0x1FF, I40E_PRTMAC_HSEC_CTL_RX_PAUSE_ENABLE_HSEC_CTL_RX_PAUSE_ENABLE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART1 0x001E3140 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART1_HSEC_CTL_RX_PAUSE_SA_PART1_SHIFT 0
|
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART1_HSEC_CTL_RX_PAUSE_SA_PART1_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART1_HSEC_CTL_RX_PAUSE_SA_PART1_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART2 0x001E3150 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART2_HSEC_CTL_RX_PAUSE_SA_PART2_SHIFT 0
|
|
|
|
#define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART2_HSEC_CTL_RX_PAUSE_SA_PART2_MASK I40E_MASK(0xFFFF, I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART2_HSEC_CTL_RX_PAUSE_SA_PART2_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_ENABLE 0x001E30D0 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_ENABLE_HSEC_CTL_TX_PAUSE_ENABLE_SHIFT 0
|
|
|
|
#define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_ENABLE_HSEC_CTL_TX_PAUSE_ENABLE_MASK I40E_MASK(0x1FF, I40E_PRTMAC_HSEC_CTL_TX_PAUSE_ENABLE_HSEC_CTL_TX_PAUSE_ENABLE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA(_i) (0x001E3370 + ((_i) * 16)) /* _i=0...8 */ /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_MAX_INDEX 8
|
|
|
|
#define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_HSEC_CTL_TX_PAUSE_QUANTA_SHIFT 0
|
|
|
|
#define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_HSEC_CTL_TX_PAUSE_QUANTA_MASK I40E_MASK(0xFFFF, I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_HSEC_CTL_TX_PAUSE_QUANTA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER(_i) (0x001E3400 + ((_i) * 16)) /* _i=0...8 */ /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_MAX_INDEX 8
|
|
|
|
#define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_SHIFT 0
|
|
|
|
#define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_MASK I40E_MASK(0xFFFF, I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_TX_SA_PART1 0x001E34B0 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_TX_SA_PART1_HSEC_CTL_TX_SA_PART1_SHIFT 0
|
|
|
|
#define I40E_PRTMAC_HSEC_CTL_TX_SA_PART1_HSEC_CTL_TX_SA_PART1_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTMAC_HSEC_CTL_TX_SA_PART1_HSEC_CTL_TX_SA_PART1_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_TX_SA_PART2 0x001E34C0 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTMAC_HSEC_CTL_TX_SA_PART2_HSEC_CTL_TX_SA_PART2_SHIFT 0
|
|
|
|
#define I40E_PRTMAC_HSEC_CTL_TX_SA_PART2_HSEC_CTL_TX_SA_PART2_MASK I40E_MASK(0xFFFF, I40E_PRTMAC_HSEC_CTL_TX_SA_PART2_HSEC_CTL_TX_SA_PART2_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_A 0x0008C480 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE3_SHIFT 0
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE3_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE3_SHIFT)
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE2_SHIFT 2
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE2_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE2_SHIFT)
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE1_SHIFT 4
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE1_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE1_SHIFT)
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE0_SHIFT 6
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE0_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE0_SHIFT)
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE3_SHIFT 8
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE3_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE3_SHIFT)
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE2_SHIFT 10
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE2_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE2_SHIFT)
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE1_SHIFT 12
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE1_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE1_SHIFT)
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE0_SHIFT 14
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE0_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE0_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_B 0x0008C484 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE3_SHIFT 0
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE3_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE3_SHIFT)
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE2_SHIFT 2
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE2_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE2_SHIFT)
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE1_SHIFT 4
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE1_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE1_SHIFT)
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE0_SHIFT 6
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE0_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE0_SHIFT)
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE3_SHIFT 8
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE3_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE3_SHIFT)
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE2_SHIFT 10
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE2_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE2_SHIFT)
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE1_SHIFT 12
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE1_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE1_SHIFT)
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE0_SHIFT 14
|
|
|
|
#define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE0_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE0_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_FWRESETCNT 0x00083100 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_FWRESETCNT_FWRESETCNT_SHIFT 0
|
|
|
|
#define I40E_GL_FWRESETCNT_FWRESETCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FWRESETCNT_FWRESETCNT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_MNG_FWSM 0x000B6134 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_MNG_FWSM_FW_MODES_SHIFT 0
|
|
|
|
#define I40E_GL_MNG_FWSM_FW_MODES_MASK I40E_MASK(0x3, I40E_GL_MNG_FWSM_FW_MODES_SHIFT)
|
|
|
|
#define I40E_GL_MNG_FWSM_EEP_RELOAD_IND_SHIFT 10
|
|
|
|
#define I40E_GL_MNG_FWSM_EEP_RELOAD_IND_MASK I40E_MASK(0x1, I40E_GL_MNG_FWSM_EEP_RELOAD_IND_SHIFT)
|
|
|
|
#define I40E_GL_MNG_FWSM_CRC_ERROR_MODULE_SHIFT 11
|
|
|
|
#define I40E_GL_MNG_FWSM_CRC_ERROR_MODULE_MASK I40E_MASK(0xF, I40E_GL_MNG_FWSM_CRC_ERROR_MODULE_SHIFT)
|
|
|
|
#define I40E_GL_MNG_FWSM_FW_STATUS_VALID_SHIFT 15
|
|
|
|
#define I40E_GL_MNG_FWSM_FW_STATUS_VALID_MASK I40E_MASK(0x1, I40E_GL_MNG_FWSM_FW_STATUS_VALID_SHIFT)
|
|
|
|
#define I40E_GL_MNG_FWSM_RESET_CNT_SHIFT 16
|
|
|
|
#define I40E_GL_MNG_FWSM_RESET_CNT_MASK I40E_MASK(0x7, I40E_GL_MNG_FWSM_RESET_CNT_SHIFT)
|
|
|
|
#define I40E_GL_MNG_FWSM_EXT_ERR_IND_SHIFT 19
|
|
|
|
#define I40E_GL_MNG_FWSM_EXT_ERR_IND_MASK I40E_MASK(0x3F, I40E_GL_MNG_FWSM_EXT_ERR_IND_SHIFT)
|
|
|
|
#define I40E_GL_MNG_FWSM_PHY_SERDES0_CONFIG_ERR_SHIFT 26
|
|
|
|
#define I40E_GL_MNG_FWSM_PHY_SERDES0_CONFIG_ERR_MASK I40E_MASK(0x1, I40E_GL_MNG_FWSM_PHY_SERDES0_CONFIG_ERR_SHIFT)
|
|
|
|
#define I40E_GL_MNG_FWSM_PHY_SERDES1_CONFIG_ERR_SHIFT 27
|
|
|
|
#define I40E_GL_MNG_FWSM_PHY_SERDES1_CONFIG_ERR_MASK I40E_MASK(0x1, I40E_GL_MNG_FWSM_PHY_SERDES1_CONFIG_ERR_SHIFT)
|
|
|
|
#define I40E_GL_MNG_FWSM_PHY_SERDES2_CONFIG_ERR_SHIFT 28
|
|
|
|
#define I40E_GL_MNG_FWSM_PHY_SERDES2_CONFIG_ERR_MASK I40E_MASK(0x1, I40E_GL_MNG_FWSM_PHY_SERDES2_CONFIG_ERR_SHIFT)
|
|
|
|
#define I40E_GL_MNG_FWSM_PHY_SERDES3_CONFIG_ERR_SHIFT 29
|
|
|
|
#define I40E_GL_MNG_FWSM_PHY_SERDES3_CONFIG_ERR_MASK I40E_MASK(0x1, I40E_GL_MNG_FWSM_PHY_SERDES3_CONFIG_ERR_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_MNG_HWARB_CTRL 0x000B6130 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_MNG_HWARB_CTRL_NCSI_ARB_EN_SHIFT 0
|
|
|
|
#define I40E_GL_MNG_HWARB_CTRL_NCSI_ARB_EN_MASK I40E_MASK(0x1, I40E_GL_MNG_HWARB_CTRL_NCSI_ARB_EN_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRT_MNG_FTFT_DATA(_i) (0x000852A0 + ((_i) * 32)) /* _i=0...31 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRT_MNG_FTFT_DATA_MAX_INDEX 31
|
|
|
|
#define I40E_PRT_MNG_FTFT_DATA_DWORD_SHIFT 0
|
|
|
|
#define I40E_PRT_MNG_FTFT_DATA_DWORD_MASK I40E_MASK(0xFFFFFFFF, I40E_PRT_MNG_FTFT_DATA_DWORD_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRT_MNG_FTFT_LENGTH 0x00085260 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRT_MNG_FTFT_LENGTH_LENGTH_SHIFT 0
|
|
|
|
#define I40E_PRT_MNG_FTFT_LENGTH_LENGTH_MASK I40E_MASK(0xFF, I40E_PRT_MNG_FTFT_LENGTH_LENGTH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRT_MNG_FTFT_MASK(_i) (0x00085160 + ((_i) * 32)) /* _i=0...7 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRT_MNG_FTFT_MASK_MAX_INDEX 7
|
|
|
|
#define I40E_PRT_MNG_FTFT_MASK_MASK_SHIFT 0
|
|
|
|
#define I40E_PRT_MNG_FTFT_MASK_MASK_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_FTFT_MASK_MASK_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRT_MNG_MANC 0x00256A20 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRT_MNG_MANC_FLOW_CONTROL_DISCARD_SHIFT 0
|
|
|
|
#define I40E_PRT_MNG_MANC_FLOW_CONTROL_DISCARD_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_FLOW_CONTROL_DISCARD_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MANC_NCSI_DISCARD_SHIFT 1
|
|
|
|
#define I40E_PRT_MNG_MANC_NCSI_DISCARD_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_NCSI_DISCARD_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MANC_RCV_TCO_EN_SHIFT 17
|
|
|
|
#define I40E_PRT_MNG_MANC_RCV_TCO_EN_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_RCV_TCO_EN_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MANC_RCV_ALL_SHIFT 19
|
|
|
|
#define I40E_PRT_MNG_MANC_RCV_ALL_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_RCV_ALL_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MANC_FIXED_NET_TYPE_SHIFT 25
|
|
|
|
#define I40E_PRT_MNG_MANC_FIXED_NET_TYPE_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_FIXED_NET_TYPE_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MANC_NET_TYPE_SHIFT 26
|
|
|
|
#define I40E_PRT_MNG_MANC_NET_TYPE_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_NET_TYPE_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MANC_EN_BMC2OS_SHIFT 28
|
|
|
|
#define I40E_PRT_MNG_MANC_EN_BMC2OS_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_EN_BMC2OS_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MANC_EN_BMC2NET_SHIFT 29
|
|
|
|
#define I40E_PRT_MNG_MANC_EN_BMC2NET_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_EN_BMC2NET_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRT_MNG_MAVTV(_i) (0x00255900 + ((_i) * 32)) /* _i=0...7 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRT_MNG_MAVTV_MAX_INDEX 7
|
|
|
|
#define I40E_PRT_MNG_MAVTV_VID_SHIFT 0
|
|
|
|
#define I40E_PRT_MNG_MAVTV_VID_MASK I40E_MASK(0xFFF, I40E_PRT_MNG_MAVTV_VID_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRT_MNG_MDEF(_i) (0x00255D00 + ((_i) * 32)) /* _i=0...7 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRT_MNG_MDEF_MAX_INDEX 7
|
|
|
|
#define I40E_PRT_MNG_MDEF_MAC_EXACT_AND_SHIFT 0
|
|
|
|
#define I40E_PRT_MNG_MDEF_MAC_EXACT_AND_MASK I40E_MASK(0xF, I40E_PRT_MNG_MDEF_MAC_EXACT_AND_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_BROADCAST_AND_SHIFT 4
|
|
|
|
#define I40E_PRT_MNG_MDEF_BROADCAST_AND_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_BROADCAST_AND_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_VLAN_AND_SHIFT 5
|
|
|
|
#define I40E_PRT_MNG_MDEF_VLAN_AND_MASK I40E_MASK(0xFF, I40E_PRT_MNG_MDEF_VLAN_AND_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_IPV4_ADDRESS_AND_SHIFT 13
|
|
|
|
#define I40E_PRT_MNG_MDEF_IPV4_ADDRESS_AND_MASK I40E_MASK(0xF, I40E_PRT_MNG_MDEF_IPV4_ADDRESS_AND_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_IPV6_ADDRESS_AND_SHIFT 17
|
|
|
|
#define I40E_PRT_MNG_MDEF_IPV6_ADDRESS_AND_MASK I40E_MASK(0xF, I40E_PRT_MNG_MDEF_IPV6_ADDRESS_AND_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_MAC_EXACT_OR_SHIFT 21
|
|
|
|
#define I40E_PRT_MNG_MDEF_MAC_EXACT_OR_MASK I40E_MASK(0xF, I40E_PRT_MNG_MDEF_MAC_EXACT_OR_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_BROADCAST_OR_SHIFT 25
|
|
|
|
#define I40E_PRT_MNG_MDEF_BROADCAST_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_BROADCAST_OR_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_MULTICAST_AND_SHIFT 26
|
|
|
|
#define I40E_PRT_MNG_MDEF_MULTICAST_AND_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_MULTICAST_AND_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_ARP_REQUEST_OR_SHIFT 27
|
|
|
|
#define I40E_PRT_MNG_MDEF_ARP_REQUEST_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_ARP_REQUEST_OR_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_ARP_RESPONSE_OR_SHIFT 28
|
|
|
|
#define I40E_PRT_MNG_MDEF_ARP_RESPONSE_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_ARP_RESPONSE_OR_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_NEIGHBOR_DISCOVERY_134_OR_SHIFT 29
|
|
|
|
#define I40E_PRT_MNG_MDEF_NEIGHBOR_DISCOVERY_134_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_NEIGHBOR_DISCOVERY_134_OR_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_PORT_0X298_OR_SHIFT 30
|
|
|
|
#define I40E_PRT_MNG_MDEF_PORT_0X298_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_PORT_0X298_OR_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_PORT_0X26F_OR_SHIFT 31
|
|
|
|
#define I40E_PRT_MNG_MDEF_PORT_0X26F_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_PORT_0X26F_OR_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRT_MNG_MDEF_EXT(_i) (0x00255F00 + ((_i) * 32)) /* _i=0...7 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_MAX_INDEX 7
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_AND_SHIFT 0
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_AND_MASK I40E_MASK(0xF, I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_AND_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_OR_SHIFT 4
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_OR_MASK I40E_MASK(0xF, I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_OR_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_FLEX_PORT_OR_SHIFT 8
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_FLEX_PORT_OR_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_MDEF_EXT_FLEX_PORT_OR_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_FLEX_TCO_SHIFT 24
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_FLEX_TCO_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_FLEX_TCO_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_135_OR_SHIFT 25
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_135_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_135_OR_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_136_OR_SHIFT 26
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_136_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_136_OR_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_137_OR_SHIFT 27
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_137_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_137_OR_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_ICMP_OR_SHIFT 28
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_ICMP_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_ICMP_OR_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_MLD_SHIFT 29
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_MLD_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_MLD_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_APPLY_TO_NETWORK_TRAFFIC_SHIFT 30
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_APPLY_TO_NETWORK_TRAFFIC_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_APPLY_TO_NETWORK_TRAFFIC_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_APPLY_TO_HOST_TRAFFIC_SHIFT 31
|
|
|
|
#define I40E_PRT_MNG_MDEF_EXT_APPLY_TO_HOST_TRAFFIC_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_APPLY_TO_HOST_TRAFFIC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRT_MNG_MDEFVSI(_i) (0x00256580 + ((_i) * 32)) /* _i=0...3 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRT_MNG_MDEFVSI_MAX_INDEX 3
|
|
|
|
#define I40E_PRT_MNG_MDEFVSI_MDEFVSI_2N_SHIFT 0
|
|
|
|
#define I40E_PRT_MNG_MDEFVSI_MDEFVSI_2N_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_MDEFVSI_MDEFVSI_2N_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MDEFVSI_MDEFVSI_2NP1_SHIFT 16
|
|
|
|
#define I40E_PRT_MNG_MDEFVSI_MDEFVSI_2NP1_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_MDEFVSI_MDEFVSI_2NP1_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRT_MNG_METF(_i) (0x00256780 + ((_i) * 32)) /* _i=0...3 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRT_MNG_METF_MAX_INDEX 3
|
|
|
|
#define I40E_PRT_MNG_METF_ETYPE_SHIFT 0
|
|
|
|
#define I40E_PRT_MNG_METF_ETYPE_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_METF_ETYPE_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_METF_POLARITY_SHIFT 30
|
|
|
|
#define I40E_PRT_MNG_METF_POLARITY_MASK I40E_MASK(0x1, I40E_PRT_MNG_METF_POLARITY_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRT_MNG_MFUTP(_i) (0x00254E00 + ((_i) * 32)) /* _i=0...15 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRT_MNG_MFUTP_MAX_INDEX 15
|
|
|
|
#define I40E_PRT_MNG_MFUTP_MFUTP_N_SHIFT 0
|
|
|
|
#define I40E_PRT_MNG_MFUTP_MFUTP_N_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_MFUTP_MFUTP_N_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MFUTP_UDP_SHIFT 16
|
|
|
|
#define I40E_PRT_MNG_MFUTP_UDP_MASK I40E_MASK(0x1, I40E_PRT_MNG_MFUTP_UDP_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MFUTP_TCP_SHIFT 17
|
|
|
|
#define I40E_PRT_MNG_MFUTP_TCP_MASK I40E_MASK(0x1, I40E_PRT_MNG_MFUTP_TCP_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MFUTP_SOURCE_DESTINATION_SHIFT 18
|
|
|
|
#define I40E_PRT_MNG_MFUTP_SOURCE_DESTINATION_MASK I40E_MASK(0x1, I40E_PRT_MNG_MFUTP_SOURCE_DESTINATION_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRT_MNG_MIPAF4(_i) (0x00256280 + ((_i) * 32)) /* _i=0...3 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRT_MNG_MIPAF4_MAX_INDEX 3
|
|
|
|
#define I40E_PRT_MNG_MIPAF4_MIPAF_SHIFT 0
|
|
|
|
#define I40E_PRT_MNG_MIPAF4_MIPAF_MASK I40E_MASK(0xFFFFFFFF, I40E_PRT_MNG_MIPAF4_MIPAF_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRT_MNG_MIPAF6(_i) (0x00254200 + ((_i) * 32)) /* _i=0...15 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRT_MNG_MIPAF6_MAX_INDEX 15
|
|
|
|
#define I40E_PRT_MNG_MIPAF6_MIPAF_SHIFT 0
|
|
|
|
#define I40E_PRT_MNG_MIPAF6_MIPAF_MASK I40E_MASK(0xFFFFFFFF, I40E_PRT_MNG_MIPAF6_MIPAF_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRT_MNG_MMAH(_i) (0x00256380 + ((_i) * 32)) /* _i=0...3 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRT_MNG_MMAH_MAX_INDEX 3
|
|
|
|
#define I40E_PRT_MNG_MMAH_MMAH_SHIFT 0
|
|
|
|
#define I40E_PRT_MNG_MMAH_MMAH_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_MMAH_MMAH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRT_MNG_MMAL(_i) (0x00256480 + ((_i) * 32)) /* _i=0...3 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRT_MNG_MMAL_MAX_INDEX 3
|
|
|
|
#define I40E_PRT_MNG_MMAL_MMAL_SHIFT 0
|
|
|
|
#define I40E_PRT_MNG_MMAL_MMAL_MASK I40E_MASK(0xFFFFFFFF, I40E_PRT_MNG_MMAL_MMAL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRT_MNG_MNGONLY 0x00256A60 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRT_MNG_MNGONLY_EXCLUSIVE_TO_MANAGEABILITY_SHIFT 0
|
|
|
|
#define I40E_PRT_MNG_MNGONLY_EXCLUSIVE_TO_MANAGEABILITY_MASK I40E_MASK(0xFF, I40E_PRT_MNG_MNGONLY_EXCLUSIVE_TO_MANAGEABILITY_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRT_MNG_MSFM 0x00256AA0 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRT_MNG_MSFM_PORT_26F_UDP_SHIFT 0
|
|
|
|
#define I40E_PRT_MNG_MSFM_PORT_26F_UDP_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_PORT_26F_UDP_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MSFM_PORT_26F_TCP_SHIFT 1
|
|
|
|
#define I40E_PRT_MNG_MSFM_PORT_26F_TCP_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_PORT_26F_TCP_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MSFM_PORT_298_UDP_SHIFT 2
|
|
|
|
#define I40E_PRT_MNG_MSFM_PORT_298_UDP_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_PORT_298_UDP_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MSFM_PORT_298_TCP_SHIFT 3
|
|
|
|
#define I40E_PRT_MNG_MSFM_PORT_298_TCP_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_PORT_298_TCP_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MSFM_IPV6_0_MASK_SHIFT 4
|
|
|
|
#define I40E_PRT_MNG_MSFM_IPV6_0_MASK_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_IPV6_0_MASK_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MSFM_IPV6_1_MASK_SHIFT 5
|
|
|
|
#define I40E_PRT_MNG_MSFM_IPV6_1_MASK_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_IPV6_1_MASK_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MSFM_IPV6_2_MASK_SHIFT 6
|
|
|
|
#define I40E_PRT_MNG_MSFM_IPV6_2_MASK_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_IPV6_2_MASK_SHIFT)
|
|
|
|
#define I40E_PRT_MNG_MSFM_IPV6_3_MASK_SHIFT 7
|
|
|
|
#define I40E_PRT_MNG_MSFM_IPV6_3_MASK_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_IPV6_3_MASK_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_MSIX_PBA(_i) (0x00001000 + ((_i) * 4)) /* _i=0...5 */ /* Reset: FLR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_MSIX_PBA_MAX_INDEX 5
|
|
|
|
#define I40E_MSIX_PBA_PENBIT_SHIFT 0
|
|
|
|
#define I40E_MSIX_PBA_PENBIT_MASK I40E_MASK(0xFFFFFFFF, I40E_MSIX_PBA_PENBIT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_MSIX_TADD(_i) (0x00000000 + ((_i) * 16)) /* _i=0...128 */ /* Reset: FLR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_MSIX_TADD_MAX_INDEX 128
|
|
|
|
#define I40E_MSIX_TADD_MSIXTADD10_SHIFT 0
|
|
|
|
#define I40E_MSIX_TADD_MSIXTADD10_MASK I40E_MASK(0x3, I40E_MSIX_TADD_MSIXTADD10_SHIFT)
|
|
|
|
#define I40E_MSIX_TADD_MSIXTADD_SHIFT 2
|
|
|
|
#define I40E_MSIX_TADD_MSIXTADD_MASK I40E_MASK(0x3FFFFFFF, I40E_MSIX_TADD_MSIXTADD_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_MSIX_TMSG(_i) (0x00000008 + ((_i) * 16)) /* _i=0...128 */ /* Reset: FLR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_MSIX_TMSG_MAX_INDEX 128
|
|
|
|
#define I40E_MSIX_TMSG_MSIXTMSG_SHIFT 0
|
|
|
|
#define I40E_MSIX_TMSG_MSIXTMSG_MASK I40E_MASK(0xFFFFFFFF, I40E_MSIX_TMSG_MSIXTMSG_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_MSIX_TUADD(_i) (0x00000004 + ((_i) * 16)) /* _i=0...128 */ /* Reset: FLR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_MSIX_TUADD_MAX_INDEX 128
|
|
|
|
#define I40E_MSIX_TUADD_MSIXTUADD_SHIFT 0
|
|
|
|
#define I40E_MSIX_TUADD_MSIXTUADD_MASK I40E_MASK(0xFFFFFFFF, I40E_MSIX_TUADD_MSIXTUADD_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_MSIX_TVCTRL(_i) (0x0000000C + ((_i) * 16)) /* _i=0...128 */ /* Reset: FLR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_MSIX_TVCTRL_MAX_INDEX 128
|
|
|
|
#define I40E_MSIX_TVCTRL_MASK_SHIFT 0
|
|
|
|
#define I40E_MSIX_TVCTRL_MASK_MASK I40E_MASK(0x1, I40E_MSIX_TVCTRL_MASK_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFMSIX_PBA1(_i) (0x00002000 + ((_i) * 4)) /* _i=0...19 */ /* Reset: VFLR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFMSIX_PBA1_MAX_INDEX 19
|
|
|
|
#define I40E_VFMSIX_PBA1_PENBIT_SHIFT 0
|
|
|
|
#define I40E_VFMSIX_PBA1_PENBIT_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_PBA1_PENBIT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFMSIX_TADD1(_i) (0x00002100 + ((_i) * 16)) /* _i=0...639 */ /* Reset: VFLR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFMSIX_TADD1_MAX_INDEX 639
|
|
|
|
#define I40E_VFMSIX_TADD1_MSIXTADD10_SHIFT 0
|
|
|
|
#define I40E_VFMSIX_TADD1_MSIXTADD10_MASK I40E_MASK(0x3, I40E_VFMSIX_TADD1_MSIXTADD10_SHIFT)
|
|
|
|
#define I40E_VFMSIX_TADD1_MSIXTADD_SHIFT 2
|
|
|
|
#define I40E_VFMSIX_TADD1_MSIXTADD_MASK I40E_MASK(0x3FFFFFFF, I40E_VFMSIX_TADD1_MSIXTADD_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFMSIX_TMSG1(_i) (0x00002108 + ((_i) * 16)) /* _i=0...639 */ /* Reset: VFLR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFMSIX_TMSG1_MAX_INDEX 639
|
|
|
|
#define I40E_VFMSIX_TMSG1_MSIXTMSG_SHIFT 0
|
|
|
|
#define I40E_VFMSIX_TMSG1_MSIXTMSG_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_TMSG1_MSIXTMSG_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFMSIX_TUADD1(_i) (0x00002104 + ((_i) * 16)) /* _i=0...639 */ /* Reset: VFLR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFMSIX_TUADD1_MAX_INDEX 639
|
|
|
|
#define I40E_VFMSIX_TUADD1_MSIXTUADD_SHIFT 0
|
|
|
|
#define I40E_VFMSIX_TUADD1_MSIXTUADD_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_TUADD1_MSIXTUADD_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFMSIX_TVCTRL1(_i) (0x0000210C + ((_i) * 16)) /* _i=0...639 */ /* Reset: VFLR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFMSIX_TVCTRL1_MAX_INDEX 639
|
|
|
|
#define I40E_VFMSIX_TVCTRL1_MASK_SHIFT 0
|
|
|
|
#define I40E_VFMSIX_TVCTRL1_MASK_MASK I40E_MASK(0x1, I40E_VFMSIX_TVCTRL1_MASK_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLNVM_FLA 0x000B6108 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLNVM_FLA_FL_SCK_SHIFT 0
|
|
|
|
#define I40E_GLNVM_FLA_FL_SCK_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_SCK_SHIFT)
|
|
|
|
#define I40E_GLNVM_FLA_FL_CE_SHIFT 1
|
|
|
|
#define I40E_GLNVM_FLA_FL_CE_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_CE_SHIFT)
|
|
|
|
#define I40E_GLNVM_FLA_FL_SI_SHIFT 2
|
|
|
|
#define I40E_GLNVM_FLA_FL_SI_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_SI_SHIFT)
|
|
|
|
#define I40E_GLNVM_FLA_FL_SO_SHIFT 3
|
|
|
|
#define I40E_GLNVM_FLA_FL_SO_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_SO_SHIFT)
|
|
|
|
#define I40E_GLNVM_FLA_FL_REQ_SHIFT 4
|
|
|
|
#define I40E_GLNVM_FLA_FL_REQ_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_REQ_SHIFT)
|
|
|
|
#define I40E_GLNVM_FLA_FL_GNT_SHIFT 5
|
|
|
|
#define I40E_GLNVM_FLA_FL_GNT_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_GNT_SHIFT)
|
|
|
|
#define I40E_GLNVM_FLA_LOCKED_SHIFT 6
|
|
|
|
#define I40E_GLNVM_FLA_LOCKED_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_LOCKED_SHIFT)
|
|
|
|
#define I40E_GLNVM_FLA_FL_SADDR_SHIFT 18
|
|
|
|
#define I40E_GLNVM_FLA_FL_SADDR_MASK I40E_MASK(0x7FF, I40E_GLNVM_FLA_FL_SADDR_SHIFT)
|
|
|
|
#define I40E_GLNVM_FLA_FL_BUSY_SHIFT 30
|
|
|
|
#define I40E_GLNVM_FLA_FL_BUSY_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_BUSY_SHIFT)
|
|
|
|
#define I40E_GLNVM_FLA_FL_DER_SHIFT 31
|
|
|
|
#define I40E_GLNVM_FLA_FL_DER_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_DER_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLNVM_FLASHID 0x000B6104 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLNVM_FLASHID_FLASHID_SHIFT 0
|
|
|
|
#define I40E_GLNVM_FLASHID_FLASHID_MASK I40E_MASK(0xFFFFFF, I40E_GLNVM_FLASHID_FLASHID_SHIFT)
|
|
|
|
#define I40E_GLNVM_FLASHID_FLEEP_PERF_SHIFT 31
|
|
|
|
#define I40E_GLNVM_FLASHID_FLEEP_PERF_MASK I40E_MASK(0x1, I40E_GLNVM_FLASHID_FLEEP_PERF_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLNVM_GENS 0x000B6100 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLNVM_GENS_NVM_PRES_SHIFT 0
|
|
|
|
#define I40E_GLNVM_GENS_NVM_PRES_MASK I40E_MASK(0x1, I40E_GLNVM_GENS_NVM_PRES_SHIFT)
|
|
|
|
#define I40E_GLNVM_GENS_SR_SIZE_SHIFT 5
|
|
|
|
#define I40E_GLNVM_GENS_SR_SIZE_MASK I40E_MASK(0x7, I40E_GLNVM_GENS_SR_SIZE_SHIFT)
|
|
|
|
#define I40E_GLNVM_GENS_BANK1VAL_SHIFT 8
|
|
|
|
#define I40E_GLNVM_GENS_BANK1VAL_MASK I40E_MASK(0x1, I40E_GLNVM_GENS_BANK1VAL_SHIFT)
|
|
|
|
#define I40E_GLNVM_GENS_ALT_PRST_SHIFT 23
|
|
|
|
#define I40E_GLNVM_GENS_ALT_PRST_MASK I40E_MASK(0x1, I40E_GLNVM_GENS_ALT_PRST_SHIFT)
|
|
|
|
#define I40E_GLNVM_GENS_FL_AUTO_RD_SHIFT 25
|
|
|
|
#define I40E_GLNVM_GENS_FL_AUTO_RD_MASK I40E_MASK(0x1, I40E_GLNVM_GENS_FL_AUTO_RD_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLNVM_PROTCSR(_i) (0x000B6010 + ((_i) * 4)) /* _i=0...59 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLNVM_PROTCSR_MAX_INDEX 59
|
|
|
|
#define I40E_GLNVM_PROTCSR_ADDR_BLOCK_SHIFT 0
|
|
|
|
#define I40E_GLNVM_PROTCSR_ADDR_BLOCK_MASK I40E_MASK(0xFFFFFF, I40E_GLNVM_PROTCSR_ADDR_BLOCK_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLNVM_SRCTL 0x000B6110 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLNVM_SRCTL_SRBUSY_SHIFT 0
|
|
|
|
#define I40E_GLNVM_SRCTL_SRBUSY_MASK I40E_MASK(0x1, I40E_GLNVM_SRCTL_SRBUSY_SHIFT)
|
|
|
|
#define I40E_GLNVM_SRCTL_ADDR_SHIFT 14
|
|
|
|
#define I40E_GLNVM_SRCTL_ADDR_MASK I40E_MASK(0x7FFF, I40E_GLNVM_SRCTL_ADDR_SHIFT)
|
|
|
|
#define I40E_GLNVM_SRCTL_WRITE_SHIFT 29
|
|
|
|
#define I40E_GLNVM_SRCTL_WRITE_MASK I40E_MASK(0x1, I40E_GLNVM_SRCTL_WRITE_SHIFT)
|
|
|
|
#define I40E_GLNVM_SRCTL_START_SHIFT 30
|
|
|
|
#define I40E_GLNVM_SRCTL_START_MASK I40E_MASK(0x1, I40E_GLNVM_SRCTL_START_SHIFT)
|
|
|
|
#define I40E_GLNVM_SRCTL_DONE_SHIFT 31
|
|
|
|
#define I40E_GLNVM_SRCTL_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_SRCTL_DONE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLNVM_SRDATA 0x000B6114 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLNVM_SRDATA_WRDATA_SHIFT 0
|
|
|
|
#define I40E_GLNVM_SRDATA_WRDATA_MASK I40E_MASK(0xFFFF, I40E_GLNVM_SRDATA_WRDATA_SHIFT)
|
|
|
|
#define I40E_GLNVM_SRDATA_RDDATA_SHIFT 16
|
|
|
|
#define I40E_GLNVM_SRDATA_RDDATA_MASK I40E_MASK(0xFFFF, I40E_GLNVM_SRDATA_RDDATA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLNVM_ULD 0x000B6008 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLNVM_ULD_CONF_PCIR_DONE_SHIFT 0
|
|
|
|
#define I40E_GLNVM_ULD_CONF_PCIR_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_PCIR_DONE_SHIFT)
|
|
|
|
#define I40E_GLNVM_ULD_CONF_PCIRTL_DONE_SHIFT 1
|
|
|
|
#define I40E_GLNVM_ULD_CONF_PCIRTL_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_PCIRTL_DONE_SHIFT)
|
|
|
|
#define I40E_GLNVM_ULD_CONF_LCB_DONE_SHIFT 2
|
|
|
|
#define I40E_GLNVM_ULD_CONF_LCB_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_LCB_DONE_SHIFT)
|
|
|
|
#define I40E_GLNVM_ULD_CONF_CORE_DONE_SHIFT 3
|
|
|
|
#define I40E_GLNVM_ULD_CONF_CORE_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_CORE_DONE_SHIFT)
|
|
|
|
#define I40E_GLNVM_ULD_CONF_GLOBAL_DONE_SHIFT 4
|
|
|
|
#define I40E_GLNVM_ULD_CONF_GLOBAL_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_GLOBAL_DONE_SHIFT)
|
|
|
|
#define I40E_GLNVM_ULD_CONF_POR_DONE_SHIFT 5
|
|
|
|
#define I40E_GLNVM_ULD_CONF_POR_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_POR_DONE_SHIFT)
|
|
|
|
#define I40E_GLNVM_ULD_CONF_PCIE_ANA_DONE_SHIFT 6
|
|
|
|
#define I40E_GLNVM_ULD_CONF_PCIE_ANA_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_PCIE_ANA_DONE_SHIFT)
|
|
|
|
#define I40E_GLNVM_ULD_CONF_PHY_ANA_DONE_SHIFT 7
|
|
|
|
#define I40E_GLNVM_ULD_CONF_PHY_ANA_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_PHY_ANA_DONE_SHIFT)
|
|
|
|
#define I40E_GLNVM_ULD_CONF_EMP_DONE_SHIFT 8
|
|
|
|
#define I40E_GLNVM_ULD_CONF_EMP_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_EMP_DONE_SHIFT)
|
|
|
|
#define I40E_GLNVM_ULD_CONF_PCIALT_DONE_SHIFT 9
|
|
|
|
#define I40E_GLNVM_ULD_CONF_PCIALT_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_PCIALT_DONE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_BYTCTH 0x0009C484 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_BYTCTH_PCI_COUNT_BW_BCT_SHIFT 0
|
|
|
|
#define I40E_GLPCI_BYTCTH_PCI_COUNT_BW_BCT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_BYTCTH_PCI_COUNT_BW_BCT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_BYTCTL 0x0009C488 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_BYTCTL_PCI_COUNT_BW_BCT_SHIFT 0
|
|
|
|
#define I40E_GLPCI_BYTCTL_PCI_COUNT_BW_BCT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_BYTCTL_PCI_COUNT_BW_BCT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_CAPCTRL 0x000BE4A4 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_CAPCTRL_VPD_EN_SHIFT 0
|
|
|
|
#define I40E_GLPCI_CAPCTRL_VPD_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPCTRL_VPD_EN_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_CAPSUP 0x000BE4A8 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_CAPSUP_PCIE_VER_SHIFT 0
|
|
|
|
#define I40E_GLPCI_CAPSUP_PCIE_VER_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_PCIE_VER_SHIFT)
|
|
|
|
#define I40E_GLPCI_CAPSUP_LTR_EN_SHIFT 2
|
|
|
|
#define I40E_GLPCI_CAPSUP_LTR_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_LTR_EN_SHIFT)
|
|
|
|
#define I40E_GLPCI_CAPSUP_TPH_EN_SHIFT 3
|
|
|
|
#define I40E_GLPCI_CAPSUP_TPH_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_TPH_EN_SHIFT)
|
|
|
|
#define I40E_GLPCI_CAPSUP_ARI_EN_SHIFT 4
|
|
|
|
#define I40E_GLPCI_CAPSUP_ARI_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_ARI_EN_SHIFT)
|
|
|
|
#define I40E_GLPCI_CAPSUP_IOV_EN_SHIFT 5
|
|
|
|
#define I40E_GLPCI_CAPSUP_IOV_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_IOV_EN_SHIFT)
|
|
|
|
#define I40E_GLPCI_CAPSUP_ACS_EN_SHIFT 6
|
|
|
|
#define I40E_GLPCI_CAPSUP_ACS_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_ACS_EN_SHIFT)
|
|
|
|
#define I40E_GLPCI_CAPSUP_SEC_EN_SHIFT 7
|
|
|
|
#define I40E_GLPCI_CAPSUP_SEC_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_SEC_EN_SHIFT)
|
|
|
|
#define I40E_GLPCI_CAPSUP_ECRC_GEN_EN_SHIFT 16
|
|
|
|
#define I40E_GLPCI_CAPSUP_ECRC_GEN_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_ECRC_GEN_EN_SHIFT)
|
|
|
|
#define I40E_GLPCI_CAPSUP_ECRC_CHK_EN_SHIFT 17
|
|
|
|
#define I40E_GLPCI_CAPSUP_ECRC_CHK_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_ECRC_CHK_EN_SHIFT)
|
|
|
|
#define I40E_GLPCI_CAPSUP_IDO_EN_SHIFT 18
|
|
|
|
#define I40E_GLPCI_CAPSUP_IDO_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_IDO_EN_SHIFT)
|
|
|
|
#define I40E_GLPCI_CAPSUP_MSI_MASK_SHIFT 19
|
|
|
|
#define I40E_GLPCI_CAPSUP_MSI_MASK_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_MSI_MASK_SHIFT)
|
|
|
|
#define I40E_GLPCI_CAPSUP_CSR_CONF_EN_SHIFT 20
|
|
|
|
#define I40E_GLPCI_CAPSUP_CSR_CONF_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_CSR_CONF_EN_SHIFT)
|
|
|
|
#define I40E_GLPCI_CAPSUP_LOAD_SUBSYS_ID_SHIFT 30
|
|
|
|
#define I40E_GLPCI_CAPSUP_LOAD_SUBSYS_ID_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_LOAD_SUBSYS_ID_SHIFT)
|
|
|
|
#define I40E_GLPCI_CAPSUP_LOAD_DEV_ID_SHIFT 31
|
|
|
|
#define I40E_GLPCI_CAPSUP_LOAD_DEV_ID_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_LOAD_DEV_ID_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_CNF 0x000BE4C0 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_CNF_FLEX10_SHIFT 1
|
|
|
|
#define I40E_GLPCI_CNF_FLEX10_MASK I40E_MASK(0x1, I40E_GLPCI_CNF_FLEX10_SHIFT)
|
|
|
|
#define I40E_GLPCI_CNF_WAKE_PIN_EN_SHIFT 2
|
|
|
|
#define I40E_GLPCI_CNF_WAKE_PIN_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CNF_WAKE_PIN_EN_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_CNF2 0x000BE494 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_CNF2_RO_DIS_SHIFT 0
|
|
|
|
#define I40E_GLPCI_CNF2_RO_DIS_MASK I40E_MASK(0x1, I40E_GLPCI_CNF2_RO_DIS_SHIFT)
|
|
|
|
#define I40E_GLPCI_CNF2_CACHELINE_SIZE_SHIFT 1
|
|
|
|
#define I40E_GLPCI_CNF2_CACHELINE_SIZE_MASK I40E_MASK(0x1, I40E_GLPCI_CNF2_CACHELINE_SIZE_SHIFT)
|
|
|
|
#define I40E_GLPCI_CNF2_MSI_X_PF_N_SHIFT 2
|
|
|
|
#define I40E_GLPCI_CNF2_MSI_X_PF_N_MASK I40E_MASK(0x7FF, I40E_GLPCI_CNF2_MSI_X_PF_N_SHIFT)
|
|
|
|
#define I40E_GLPCI_CNF2_MSI_X_VF_N_SHIFT 13
|
|
|
|
#define I40E_GLPCI_CNF2_MSI_X_VF_N_MASK I40E_MASK(0x7FF, I40E_GLPCI_CNF2_MSI_X_VF_N_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_DREVID 0x0009C480 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_DREVID_DEFAULT_REVID_SHIFT 0
|
|
|
|
#define I40E_GLPCI_DREVID_DEFAULT_REVID_MASK I40E_MASK(0xFF, I40E_GLPCI_DREVID_DEFAULT_REVID_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_GSCL_1 0x0009C48C /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_0_SHIFT 0
|
|
|
|
#define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_0_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_EN_0_SHIFT)
|
|
|
|
#define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_1_SHIFT 1
|
|
|
|
#define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_1_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_EN_1_SHIFT)
|
|
|
|
#define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_2_SHIFT 2
|
|
|
|
#define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_2_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_EN_2_SHIFT)
|
|
|
|
#define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_3_SHIFT 3
|
|
|
|
#define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_3_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_EN_3_SHIFT)
|
|
|
|
#define I40E_GLPCI_GSCL_1_LBC_ENABLE_0_SHIFT 4
|
|
|
|
#define I40E_GLPCI_GSCL_1_LBC_ENABLE_0_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_LBC_ENABLE_0_SHIFT)
|
|
|
|
#define I40E_GLPCI_GSCL_1_LBC_ENABLE_1_SHIFT 5
|
|
|
|
#define I40E_GLPCI_GSCL_1_LBC_ENABLE_1_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_LBC_ENABLE_1_SHIFT)
|
|
|
|
#define I40E_GLPCI_GSCL_1_LBC_ENABLE_2_SHIFT 6
|
|
|
|
#define I40E_GLPCI_GSCL_1_LBC_ENABLE_2_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_LBC_ENABLE_2_SHIFT)
|
|
|
|
#define I40E_GLPCI_GSCL_1_LBC_ENABLE_3_SHIFT 7
|
|
|
|
#define I40E_GLPCI_GSCL_1_LBC_ENABLE_3_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_LBC_ENABLE_3_SHIFT)
|
|
|
|
#define I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EN_SHIFT 8
|
|
|
|
#define I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EN_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EN_SHIFT)
|
|
|
|
#define I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EV_SHIFT 9
|
|
|
|
#define I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EV_MASK I40E_MASK(0x1F, I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EV_SHIFT)
|
|
|
|
#define I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EN_SHIFT 14
|
|
|
|
#define I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EN_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EN_SHIFT)
|
|
|
|
#define I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EV_SHIFT 15
|
|
|
|
#define I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EV_MASK I40E_MASK(0x1F, I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EV_SHIFT)
|
|
|
|
#define I40E_GLPCI_GSCL_1_GIO_64_BIT_EN_SHIFT 28
|
|
|
|
#define I40E_GLPCI_GSCL_1_GIO_64_BIT_EN_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_64_BIT_EN_SHIFT)
|
|
|
|
#define I40E_GLPCI_GSCL_1_GIO_COUNT_RESET_SHIFT 29
|
|
|
|
#define I40E_GLPCI_GSCL_1_GIO_COUNT_RESET_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_RESET_SHIFT)
|
|
|
|
#define I40E_GLPCI_GSCL_1_GIO_COUNT_STOP_SHIFT 30
|
|
|
|
#define I40E_GLPCI_GSCL_1_GIO_COUNT_STOP_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_STOP_SHIFT)
|
|
|
|
#define I40E_GLPCI_GSCL_1_GIO_COUNT_START_SHIFT 31
|
|
|
|
#define I40E_GLPCI_GSCL_1_GIO_COUNT_START_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_START_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_GSCL_2 0x0009C490 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_0_SHIFT 0
|
|
|
|
#define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_0_MASK I40E_MASK(0xFF, I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_0_SHIFT)
|
|
|
|
#define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_1_SHIFT 8
|
|
|
|
#define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_1_MASK I40E_MASK(0xFF, I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_1_SHIFT)
|
|
|
|
#define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_2_SHIFT 16
|
|
|
|
#define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_2_MASK I40E_MASK(0xFF, I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_2_SHIFT)
|
|
|
|
#define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_3_SHIFT 24
|
|
|
|
#define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_3_MASK I40E_MASK(0xFF, I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_3_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_GSCL_5_8(_i) (0x0009C494 + ((_i) * 4)) /* _i=0...3 */ /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_GSCL_5_8_MAX_INDEX 3
|
|
|
|
#define I40E_GLPCI_GSCL_5_8_LBC_THRESHOLD_N_SHIFT 0
|
|
|
|
#define I40E_GLPCI_GSCL_5_8_LBC_THRESHOLD_N_MASK I40E_MASK(0xFFFF, I40E_GLPCI_GSCL_5_8_LBC_THRESHOLD_N_SHIFT)
|
|
|
|
#define I40E_GLPCI_GSCL_5_8_LBC_TIMER_N_SHIFT 16
|
|
|
|
#define I40E_GLPCI_GSCL_5_8_LBC_TIMER_N_MASK I40E_MASK(0xFFFF, I40E_GLPCI_GSCL_5_8_LBC_TIMER_N_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_GSCN_0_3(_i) (0x0009C4A4 + ((_i) * 4)) /* _i=0...3 */ /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_GSCN_0_3_MAX_INDEX 3
|
|
|
|
#define I40E_GLPCI_GSCN_0_3_EVENT_COUNTER_SHIFT 0
|
|
|
|
#define I40E_GLPCI_GSCN_0_3_EVENT_COUNTER_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_GSCN_0_3_EVENT_COUNTER_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_LBARCTRL 0x000BE484 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_LBARCTRL_PREFBAR_SHIFT 0
|
|
|
|
#define I40E_GLPCI_LBARCTRL_PREFBAR_MASK I40E_MASK(0x1, I40E_GLPCI_LBARCTRL_PREFBAR_SHIFT)
|
|
|
|
#define I40E_GLPCI_LBARCTRL_BAR32_SHIFT 1
|
|
|
|
#define I40E_GLPCI_LBARCTRL_BAR32_MASK I40E_MASK(0x1, I40E_GLPCI_LBARCTRL_BAR32_SHIFT)
|
|
|
|
#define I40E_GLPCI_LBARCTRL_FLASH_EXPOSE_SHIFT 3
|
|
|
|
#define I40E_GLPCI_LBARCTRL_FLASH_EXPOSE_MASK I40E_MASK(0x1, I40E_GLPCI_LBARCTRL_FLASH_EXPOSE_SHIFT)
|
|
|
|
#define I40E_GLPCI_LBARCTRL_RSVD_4_SHIFT 4
|
|
|
|
#define I40E_GLPCI_LBARCTRL_RSVD_4_MASK I40E_MASK(0x3, I40E_GLPCI_LBARCTRL_RSVD_4_SHIFT)
|
|
|
|
#define I40E_GLPCI_LBARCTRL_FL_SIZE_SHIFT 6
|
|
|
|
#define I40E_GLPCI_LBARCTRL_FL_SIZE_MASK I40E_MASK(0x7, I40E_GLPCI_LBARCTRL_FL_SIZE_SHIFT)
|
|
|
|
#define I40E_GLPCI_LBARCTRL_RSVD_10_SHIFT 10
|
|
|
|
#define I40E_GLPCI_LBARCTRL_RSVD_10_MASK I40E_MASK(0x1, I40E_GLPCI_LBARCTRL_RSVD_10_SHIFT)
|
|
|
|
#define I40E_GLPCI_LBARCTRL_EXROM_SIZE_SHIFT 11
|
|
|
|
#define I40E_GLPCI_LBARCTRL_EXROM_SIZE_MASK I40E_MASK(0x7, I40E_GLPCI_LBARCTRL_EXROM_SIZE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_LINKCAP 0x000BE4AC /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_LINKCAP_LINK_SPEEDS_VECTOR_SHIFT 0
|
|
|
|
#define I40E_GLPCI_LINKCAP_LINK_SPEEDS_VECTOR_MASK I40E_MASK(0x3F, I40E_GLPCI_LINKCAP_LINK_SPEEDS_VECTOR_SHIFT)
|
|
|
|
#define I40E_GLPCI_LINKCAP_MAX_PAYLOAD_SHIFT 6
|
|
|
|
#define I40E_GLPCI_LINKCAP_MAX_PAYLOAD_MASK I40E_MASK(0x7, I40E_GLPCI_LINKCAP_MAX_PAYLOAD_SHIFT)
|
|
|
|
#define I40E_GLPCI_LINKCAP_MAX_LINK_WIDTH_SHIFT 9
|
|
|
|
#define I40E_GLPCI_LINKCAP_MAX_LINK_WIDTH_MASK I40E_MASK(0xF, I40E_GLPCI_LINKCAP_MAX_LINK_WIDTH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_PCIERR 0x000BE4FC /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_PCIERR_PCIE_ERR_REP_SHIFT 0
|
|
|
|
#define I40E_GLPCI_PCIERR_PCIE_ERR_REP_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_PCIERR_PCIE_ERR_REP_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_PKTCT 0x0009C4BC /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_PKTCT_PCI_COUNT_BW_PCT_SHIFT 0
|
|
|
|
#define I40E_GLPCI_PKTCT_PCI_COUNT_BW_PCT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_PKTCT_PCI_COUNT_BW_PCT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_PM_MUX_NPQ 0x0009C4F4 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_PM_MUX_NPQ_NPQ_NUM_PORT_SEL_SHIFT 0
|
|
|
|
#define I40E_GLPCI_PM_MUX_NPQ_NPQ_NUM_PORT_SEL_MASK I40E_MASK(0x7, I40E_GLPCI_PM_MUX_NPQ_NPQ_NUM_PORT_SEL_SHIFT)
|
|
|
|
#define I40E_GLPCI_PM_MUX_NPQ_INNER_NPQ_SEL_SHIFT 16
|
|
|
|
#define I40E_GLPCI_PM_MUX_NPQ_INNER_NPQ_SEL_MASK I40E_MASK(0x1F, I40E_GLPCI_PM_MUX_NPQ_INNER_NPQ_SEL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_PM_MUX_PFB 0x0009C4F0 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_PM_MUX_PFB_PFB_PORT_SEL_SHIFT 0
|
|
|
|
#define I40E_GLPCI_PM_MUX_PFB_PFB_PORT_SEL_MASK I40E_MASK(0x1F, I40E_GLPCI_PM_MUX_PFB_PFB_PORT_SEL_SHIFT)
|
|
|
|
#define I40E_GLPCI_PM_MUX_PFB_INNER_PORT_SEL_SHIFT 16
|
|
|
|
#define I40E_GLPCI_PM_MUX_PFB_INNER_PORT_SEL_MASK I40E_MASK(0x7, I40E_GLPCI_PM_MUX_PFB_INNER_PORT_SEL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_PMSUP 0x000BE4B0 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_PMSUP_ASPM_SUP_SHIFT 0
|
|
|
|
#define I40E_GLPCI_PMSUP_ASPM_SUP_MASK I40E_MASK(0x3, I40E_GLPCI_PMSUP_ASPM_SUP_SHIFT)
|
|
|
|
#define I40E_GLPCI_PMSUP_L0S_EXIT_LAT_SHIFT 2
|
|
|
|
#define I40E_GLPCI_PMSUP_L0S_EXIT_LAT_MASK I40E_MASK(0x7, I40E_GLPCI_PMSUP_L0S_EXIT_LAT_SHIFT)
|
|
|
|
#define I40E_GLPCI_PMSUP_L1_EXIT_LAT_SHIFT 5
|
|
|
|
#define I40E_GLPCI_PMSUP_L1_EXIT_LAT_MASK I40E_MASK(0x7, I40E_GLPCI_PMSUP_L1_EXIT_LAT_SHIFT)
|
|
|
|
#define I40E_GLPCI_PMSUP_L0S_ACC_LAT_SHIFT 8
|
|
|
|
#define I40E_GLPCI_PMSUP_L0S_ACC_LAT_MASK I40E_MASK(0x7, I40E_GLPCI_PMSUP_L0S_ACC_LAT_SHIFT)
|
|
|
|
#define I40E_GLPCI_PMSUP_L1_ACC_LAT_SHIFT 11
|
|
|
|
#define I40E_GLPCI_PMSUP_L1_ACC_LAT_MASK I40E_MASK(0x7, I40E_GLPCI_PMSUP_L1_ACC_LAT_SHIFT)
|
|
|
|
#define I40E_GLPCI_PMSUP_SLOT_CLK_SHIFT 14
|
|
|
|
#define I40E_GLPCI_PMSUP_SLOT_CLK_MASK I40E_MASK(0x1, I40E_GLPCI_PMSUP_SLOT_CLK_SHIFT)
|
|
|
|
#define I40E_GLPCI_PMSUP_OBFF_SUP_SHIFT 15
|
|
|
|
#define I40E_GLPCI_PMSUP_OBFF_SUP_MASK I40E_MASK(0x3, I40E_GLPCI_PMSUP_OBFF_SUP_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_PQ_MAX_USED_SPC 0x0009C4EC /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_PQ_MAX_USED_SPC_GLPCI_PQ_MAX_USED_SPC_12_SHIFT 0
|
|
|
|
#define I40E_GLPCI_PQ_MAX_USED_SPC_GLPCI_PQ_MAX_USED_SPC_12_MASK I40E_MASK(0xFF, I40E_GLPCI_PQ_MAX_USED_SPC_GLPCI_PQ_MAX_USED_SPC_12_SHIFT)
|
|
|
|
#define I40E_GLPCI_PQ_MAX_USED_SPC_GLPCI_PQ_MAX_USED_SPC_13_SHIFT 8
|
|
|
|
#define I40E_GLPCI_PQ_MAX_USED_SPC_GLPCI_PQ_MAX_USED_SPC_13_MASK I40E_MASK(0xFF, I40E_GLPCI_PQ_MAX_USED_SPC_GLPCI_PQ_MAX_USED_SPC_13_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_PWRDATA 0x000BE490 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_PWRDATA_D0_POWER_SHIFT 0
|
|
|
|
#define I40E_GLPCI_PWRDATA_D0_POWER_MASK I40E_MASK(0xFF, I40E_GLPCI_PWRDATA_D0_POWER_SHIFT)
|
|
|
|
#define I40E_GLPCI_PWRDATA_COMM_POWER_SHIFT 8
|
|
|
|
#define I40E_GLPCI_PWRDATA_COMM_POWER_MASK I40E_MASK(0xFF, I40E_GLPCI_PWRDATA_COMM_POWER_SHIFT)
|
|
|
|
#define I40E_GLPCI_PWRDATA_D3_POWER_SHIFT 16
|
|
|
|
#define I40E_GLPCI_PWRDATA_D3_POWER_MASK I40E_MASK(0xFF, I40E_GLPCI_PWRDATA_D3_POWER_SHIFT)
|
|
|
|
#define I40E_GLPCI_PWRDATA_DATA_SCALE_SHIFT 24
|
|
|
|
#define I40E_GLPCI_PWRDATA_DATA_SCALE_MASK I40E_MASK(0x3, I40E_GLPCI_PWRDATA_DATA_SCALE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_REVID 0x000BE4B4 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_REVID_NVM_REVID_SHIFT 0
|
|
|
|
#define I40E_GLPCI_REVID_NVM_REVID_MASK I40E_MASK(0xFF, I40E_GLPCI_REVID_NVM_REVID_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_SERH 0x000BE49C /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_SERH_SER_NUM_H_SHIFT 0
|
|
|
|
#define I40E_GLPCI_SERH_SER_NUM_H_MASK I40E_MASK(0xFFFF, I40E_GLPCI_SERH_SER_NUM_H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_SERL 0x000BE498 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_SERL_SER_NUM_L_SHIFT 0
|
|
|
|
#define I40E_GLPCI_SERL_SER_NUM_L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_SERL_SER_NUM_L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_SPARE_BITS_0 0x0009C4F8 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_SPARE_BITS_0_SPARE_BITS_SHIFT 0
|
|
|
|
#define I40E_GLPCI_SPARE_BITS_0_SPARE_BITS_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_SPARE_BITS_0_SPARE_BITS_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_SPARE_BITS_1 0x0009C4FC /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_SPARE_BITS_1_SPARE_BITS_SHIFT 0
|
|
|
|
#define I40E_GLPCI_SPARE_BITS_1_SPARE_BITS_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_SPARE_BITS_1_SPARE_BITS_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_SUBVENID 0x000BE48C /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_SUBVENID_SUB_VEN_ID_SHIFT 0
|
|
|
|
#define I40E_GLPCI_SUBVENID_SUB_VEN_ID_MASK I40E_MASK(0xFFFF, I40E_GLPCI_SUBVENID_SUB_VEN_ID_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_UPADD 0x000BE4F8 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_UPADD_ADDRESS_SHIFT 1
|
|
|
|
#define I40E_GLPCI_UPADD_ADDRESS_MASK I40E_MASK(0x7FFFFFFF, I40E_GLPCI_UPADD_ADDRESS_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_VENDORID 0x000BE518 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_VENDORID_VENDORID_SHIFT 0
|
|
|
|
#define I40E_GLPCI_VENDORID_VENDORID_MASK I40E_MASK(0xFFFF, I40E_GLPCI_VENDORID_VENDORID_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPCI_VFSUP 0x000BE4B8 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPCI_VFSUP_VF_PREFETCH_SHIFT 0
|
|
|
|
#define I40E_GLPCI_VFSUP_VF_PREFETCH_MASK I40E_MASK(0x1, I40E_GLPCI_VFSUP_VF_PREFETCH_SHIFT)
|
|
|
|
#define I40E_GLPCI_VFSUP_VR_BAR_TYPE_SHIFT 1
|
|
|
|
#define I40E_GLPCI_VFSUP_VR_BAR_TYPE_MASK I40E_MASK(0x1, I40E_GLPCI_VFSUP_VR_BAR_TYPE_SHIFT)
|
2015-01-12 18:32:45 +00:00
|
|
|
#define I40E_GLTPH_CTRL 0x000BE480 /* Reset: PCIR */
|
|
|
|
#define I40E_GLTPH_CTRL_DESC_PH_SHIFT 9
|
|
|
|
#define I40E_GLTPH_CTRL_DESC_PH_MASK I40E_MASK(0x3, I40E_GLTPH_CTRL_DESC_PH_SHIFT)
|
|
|
|
#define I40E_GLTPH_CTRL_DATA_PH_SHIFT 11
|
|
|
|
#define I40E_GLTPH_CTRL_DATA_PH_MASK I40E_MASK(0x3, I40E_GLTPH_CTRL_DATA_PH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PF_FUNC_RID 0x0009C000 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PF_FUNC_RID_FUNCTION_NUMBER_SHIFT 0
|
|
|
|
#define I40E_PF_FUNC_RID_FUNCTION_NUMBER_MASK I40E_MASK(0x7, I40E_PF_FUNC_RID_FUNCTION_NUMBER_SHIFT)
|
|
|
|
#define I40E_PF_FUNC_RID_DEVICE_NUMBER_SHIFT 3
|
|
|
|
#define I40E_PF_FUNC_RID_DEVICE_NUMBER_MASK I40E_MASK(0x1F, I40E_PF_FUNC_RID_DEVICE_NUMBER_SHIFT)
|
|
|
|
#define I40E_PF_FUNC_RID_BUS_NUMBER_SHIFT 8
|
|
|
|
#define I40E_PF_FUNC_RID_BUS_NUMBER_MASK I40E_MASK(0xFF, I40E_PF_FUNC_RID_BUS_NUMBER_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PF_PCI_CIAA 0x0009C080 /* Reset: FLR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PF_PCI_CIAA_ADDRESS_SHIFT 0
|
|
|
|
#define I40E_PF_PCI_CIAA_ADDRESS_MASK I40E_MASK(0xFFF, I40E_PF_PCI_CIAA_ADDRESS_SHIFT)
|
|
|
|
#define I40E_PF_PCI_CIAA_VF_NUM_SHIFT 12
|
|
|
|
#define I40E_PF_PCI_CIAA_VF_NUM_MASK I40E_MASK(0x7F, I40E_PF_PCI_CIAA_VF_NUM_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PF_PCI_CIAD 0x0009C100 /* Reset: FLR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PF_PCI_CIAD_DATA_SHIFT 0
|
|
|
|
#define I40E_PF_PCI_CIAD_DATA_MASK I40E_MASK(0xFFFFFFFF, I40E_PF_PCI_CIAD_DATA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPCI_CLASS 0x000BE400 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPCI_CLASS_STORAGE_CLASS_SHIFT 0
|
|
|
|
#define I40E_PFPCI_CLASS_STORAGE_CLASS_MASK I40E_MASK(0x1, I40E_PFPCI_CLASS_STORAGE_CLASS_SHIFT)
|
|
|
|
#define I40E_PFPCI_CLASS_RESERVED_1_SHIFT 1
|
|
|
|
#define I40E_PFPCI_CLASS_RESERVED_1_MASK I40E_MASK(0x1, I40E_PFPCI_CLASS_RESERVED_1_SHIFT)
|
|
|
|
#define I40E_PFPCI_CLASS_PF_IS_LAN_SHIFT 2
|
|
|
|
#define I40E_PFPCI_CLASS_PF_IS_LAN_MASK I40E_MASK(0x1, I40E_PFPCI_CLASS_PF_IS_LAN_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPCI_CNF 0x000BE000 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPCI_CNF_MSI_EN_SHIFT 2
|
|
|
|
#define I40E_PFPCI_CNF_MSI_EN_MASK I40E_MASK(0x1, I40E_PFPCI_CNF_MSI_EN_SHIFT)
|
|
|
|
#define I40E_PFPCI_CNF_EXROM_DIS_SHIFT 3
|
|
|
|
#define I40E_PFPCI_CNF_EXROM_DIS_MASK I40E_MASK(0x1, I40E_PFPCI_CNF_EXROM_DIS_SHIFT)
|
|
|
|
#define I40E_PFPCI_CNF_IO_BAR_SHIFT 4
|
|
|
|
#define I40E_PFPCI_CNF_IO_BAR_MASK I40E_MASK(0x1, I40E_PFPCI_CNF_IO_BAR_SHIFT)
|
|
|
|
#define I40E_PFPCI_CNF_INT_PIN_SHIFT 5
|
|
|
|
#define I40E_PFPCI_CNF_INT_PIN_MASK I40E_MASK(0x3, I40E_PFPCI_CNF_INT_PIN_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPCI_DEVID 0x000BE080 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPCI_DEVID_PF_DEV_ID_SHIFT 0
|
|
|
|
#define I40E_PFPCI_DEVID_PF_DEV_ID_MASK I40E_MASK(0xFFFF, I40E_PFPCI_DEVID_PF_DEV_ID_SHIFT)
|
|
|
|
#define I40E_PFPCI_DEVID_VF_DEV_ID_SHIFT 16
|
|
|
|
#define I40E_PFPCI_DEVID_VF_DEV_ID_MASK I40E_MASK(0xFFFF, I40E_PFPCI_DEVID_VF_DEV_ID_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPCI_FACTPS 0x0009C180 /* Reset: FLR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPCI_FACTPS_FUNC_POWER_STATE_SHIFT 0
|
|
|
|
#define I40E_PFPCI_FACTPS_FUNC_POWER_STATE_MASK I40E_MASK(0x3, I40E_PFPCI_FACTPS_FUNC_POWER_STATE_SHIFT)
|
|
|
|
#define I40E_PFPCI_FACTPS_FUNC_AUX_EN_SHIFT 3
|
|
|
|
#define I40E_PFPCI_FACTPS_FUNC_AUX_EN_MASK I40E_MASK(0x1, I40E_PFPCI_FACTPS_FUNC_AUX_EN_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPCI_FUNC 0x000BE200 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPCI_FUNC_FUNC_DIS_SHIFT 0
|
|
|
|
#define I40E_PFPCI_FUNC_FUNC_DIS_MASK I40E_MASK(0x1, I40E_PFPCI_FUNC_FUNC_DIS_SHIFT)
|
|
|
|
#define I40E_PFPCI_FUNC_ALLOW_FUNC_DIS_SHIFT 1
|
|
|
|
#define I40E_PFPCI_FUNC_ALLOW_FUNC_DIS_MASK I40E_MASK(0x1, I40E_PFPCI_FUNC_ALLOW_FUNC_DIS_SHIFT)
|
|
|
|
#define I40E_PFPCI_FUNC_DIS_FUNC_ON_PORT_DIS_SHIFT 2
|
|
|
|
#define I40E_PFPCI_FUNC_DIS_FUNC_ON_PORT_DIS_MASK I40E_MASK(0x1, I40E_PFPCI_FUNC_DIS_FUNC_ON_PORT_DIS_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPCI_FUNC2 0x000BE180 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPCI_FUNC2_EMP_FUNC_DIS_SHIFT 0
|
|
|
|
#define I40E_PFPCI_FUNC2_EMP_FUNC_DIS_MASK I40E_MASK(0x1, I40E_PFPCI_FUNC2_EMP_FUNC_DIS_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPCI_ICAUSE 0x0009C200 /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPCI_ICAUSE_PCIE_ERR_CAUSE_SHIFT 0
|
|
|
|
#define I40E_PFPCI_ICAUSE_PCIE_ERR_CAUSE_MASK I40E_MASK(0xFFFFFFFF, I40E_PFPCI_ICAUSE_PCIE_ERR_CAUSE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPCI_IENA 0x0009C280 /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPCI_IENA_PCIE_ERR_EN_SHIFT 0
|
|
|
|
#define I40E_PFPCI_IENA_PCIE_ERR_EN_MASK I40E_MASK(0xFFFFFFFF, I40E_PFPCI_IENA_PCIE_ERR_EN_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPCI_PF_FLUSH_DONE 0x0009C800 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPCI_PF_FLUSH_DONE_FLUSH_DONE_SHIFT 0
|
|
|
|
#define I40E_PFPCI_PF_FLUSH_DONE_FLUSH_DONE_MASK I40E_MASK(0x1, I40E_PFPCI_PF_FLUSH_DONE_FLUSH_DONE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPCI_PM 0x000BE300 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPCI_PM_PME_EN_SHIFT 0
|
|
|
|
#define I40E_PFPCI_PM_PME_EN_MASK I40E_MASK(0x1, I40E_PFPCI_PM_PME_EN_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPCI_STATUS1 0x000BE280 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPCI_STATUS1_FUNC_VALID_SHIFT 0
|
|
|
|
#define I40E_PFPCI_STATUS1_FUNC_VALID_MASK I40E_MASK(0x1, I40E_PFPCI_STATUS1_FUNC_VALID_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPCI_SUBSYSID 0x000BE100 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPCI_SUBSYSID_PF_SUBSYS_ID_SHIFT 0
|
|
|
|
#define I40E_PFPCI_SUBSYSID_PF_SUBSYS_ID_MASK I40E_MASK(0xFFFF, I40E_PFPCI_SUBSYSID_PF_SUBSYS_ID_SHIFT)
|
|
|
|
#define I40E_PFPCI_SUBSYSID_VF_SUBSYS_ID_SHIFT 16
|
|
|
|
#define I40E_PFPCI_SUBSYSID_VF_SUBSYS_ID_MASK I40E_MASK(0xFFFF, I40E_PFPCI_SUBSYSID_VF_SUBSYS_ID_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPCI_VF_FLUSH_DONE 0x0000E400 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPCI_VF_FLUSH_DONE_FLUSH_DONE_SHIFT 0
|
|
|
|
#define I40E_PFPCI_VF_FLUSH_DONE_FLUSH_DONE_MASK I40E_MASK(0x1, I40E_PFPCI_VF_FLUSH_DONE_FLUSH_DONE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPCI_VF_FLUSH_DONE1(_VF) (0x0009C600 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPCI_VF_FLUSH_DONE1_MAX_INDEX 127
|
|
|
|
#define I40E_PFPCI_VF_FLUSH_DONE1_FLUSH_DONE_SHIFT 0
|
|
|
|
#define I40E_PFPCI_VF_FLUSH_DONE1_FLUSH_DONE_MASK I40E_MASK(0x1, I40E_PFPCI_VF_FLUSH_DONE1_FLUSH_DONE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPCI_VM_FLUSH_DONE 0x0009C880 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPCI_VM_FLUSH_DONE_FLUSH_DONE_SHIFT 0
|
|
|
|
#define I40E_PFPCI_VM_FLUSH_DONE_FLUSH_DONE_MASK I40E_MASK(0x1, I40E_PFPCI_VM_FLUSH_DONE_FLUSH_DONE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPCI_VMINDEX 0x0009C300 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPCI_VMINDEX_VMINDEX_SHIFT 0
|
|
|
|
#define I40E_PFPCI_VMINDEX_VMINDEX_MASK I40E_MASK(0x1FF, I40E_PFPCI_VMINDEX_VMINDEX_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPCI_VMPEND 0x0009C380 /* Reset: PCIR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPCI_VMPEND_PENDING_SHIFT 0
|
|
|
|
#define I40E_PFPCI_VMPEND_PENDING_MASK I40E_MASK(0x1, I40E_PFPCI_VMPEND_PENDING_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTPM_EEE_STAT 0x001E4320 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTPM_EEE_STAT_EEE_NEG_SHIFT 29
|
|
|
|
#define I40E_PRTPM_EEE_STAT_EEE_NEG_MASK I40E_MASK(0x1, I40E_PRTPM_EEE_STAT_EEE_NEG_SHIFT)
|
|
|
|
#define I40E_PRTPM_EEE_STAT_RX_LPI_STATUS_SHIFT 30
|
|
|
|
#define I40E_PRTPM_EEE_STAT_RX_LPI_STATUS_MASK I40E_MASK(0x1, I40E_PRTPM_EEE_STAT_RX_LPI_STATUS_SHIFT)
|
|
|
|
#define I40E_PRTPM_EEE_STAT_TX_LPI_STATUS_SHIFT 31
|
|
|
|
#define I40E_PRTPM_EEE_STAT_TX_LPI_STATUS_MASK I40E_MASK(0x1, I40E_PRTPM_EEE_STAT_TX_LPI_STATUS_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTPM_EEEC 0x001E4380 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTPM_EEEC_TW_WAKE_MIN_SHIFT 16
|
|
|
|
#define I40E_PRTPM_EEEC_TW_WAKE_MIN_MASK I40E_MASK(0x3F, I40E_PRTPM_EEEC_TW_WAKE_MIN_SHIFT)
|
|
|
|
#define I40E_PRTPM_EEEC_TX_LU_LPI_DLY_SHIFT 24
|
|
|
|
#define I40E_PRTPM_EEEC_TX_LU_LPI_DLY_MASK I40E_MASK(0x3, I40E_PRTPM_EEEC_TX_LU_LPI_DLY_SHIFT)
|
|
|
|
#define I40E_PRTPM_EEEC_TEEE_DLY_SHIFT 26
|
|
|
|
#define I40E_PRTPM_EEEC_TEEE_DLY_MASK I40E_MASK(0x3F, I40E_PRTPM_EEEC_TEEE_DLY_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTPM_EEEFWD 0x001E4400 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTPM_EEEFWD_EEE_FW_CONFIG_DONE_SHIFT 31
|
|
|
|
#define I40E_PRTPM_EEEFWD_EEE_FW_CONFIG_DONE_MASK I40E_MASK(0x1, I40E_PRTPM_EEEFWD_EEE_FW_CONFIG_DONE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTPM_EEER 0x001E4360 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTPM_EEER_TW_SYSTEM_SHIFT 0
|
|
|
|
#define I40E_PRTPM_EEER_TW_SYSTEM_MASK I40E_MASK(0xFFFF, I40E_PRTPM_EEER_TW_SYSTEM_SHIFT)
|
|
|
|
#define I40E_PRTPM_EEER_TX_LPI_EN_SHIFT 16
|
|
|
|
#define I40E_PRTPM_EEER_TX_LPI_EN_MASK I40E_MASK(0x1, I40E_PRTPM_EEER_TX_LPI_EN_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTPM_EEETXC 0x001E43E0 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTPM_EEETXC_TW_PHY_SHIFT 0
|
|
|
|
#define I40E_PRTPM_EEETXC_TW_PHY_MASK I40E_MASK(0xFFFF, I40E_PRTPM_EEETXC_TW_PHY_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTPM_GC 0x000B8140 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTPM_GC_EMP_LINK_ON_SHIFT 0
|
|
|
|
#define I40E_PRTPM_GC_EMP_LINK_ON_MASK I40E_MASK(0x1, I40E_PRTPM_GC_EMP_LINK_ON_SHIFT)
|
|
|
|
#define I40E_PRTPM_GC_MNG_VETO_SHIFT 1
|
|
|
|
#define I40E_PRTPM_GC_MNG_VETO_MASK I40E_MASK(0x1, I40E_PRTPM_GC_MNG_VETO_SHIFT)
|
|
|
|
#define I40E_PRTPM_GC_RATD_SHIFT 2
|
|
|
|
#define I40E_PRTPM_GC_RATD_MASK I40E_MASK(0x1, I40E_PRTPM_GC_RATD_SHIFT)
|
|
|
|
#define I40E_PRTPM_GC_LCDMP_SHIFT 3
|
|
|
|
#define I40E_PRTPM_GC_LCDMP_MASK I40E_MASK(0x1, I40E_PRTPM_GC_LCDMP_SHIFT)
|
|
|
|
#define I40E_PRTPM_GC_LPLU_ASSERTED_SHIFT 31
|
|
|
|
#define I40E_PRTPM_GC_LPLU_ASSERTED_MASK I40E_MASK(0x1, I40E_PRTPM_GC_LPLU_ASSERTED_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTPM_RLPIC 0x001E43A0 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTPM_RLPIC_ERLPIC_SHIFT 0
|
|
|
|
#define I40E_PRTPM_RLPIC_ERLPIC_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTPM_RLPIC_ERLPIC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTPM_TLPIC 0x001E43C0 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTPM_TLPIC_ETLPIC_SHIFT 0
|
|
|
|
#define I40E_PRTPM_TLPIC_ETLPIC_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTPM_TLPIC_ETLPIC_SHIFT)
|
2016-05-12 18:22:12 +00:00
|
|
|
#define I40E_GL_PRS_FVBM(_i) (0x00269760 + ((_i) * 4)) /* _i=0...3 */ /* Reset: CORER */
|
|
|
|
#define I40E_GL_PRS_FVBM_MAX_INDEX 3
|
|
|
|
#define I40E_GL_PRS_FVBM_FV_BYTE_INDX_SHIFT 0
|
|
|
|
#define I40E_GL_PRS_FVBM_FV_BYTE_INDX_MASK I40E_MASK(0x7F, I40E_GL_PRS_FVBM_FV_BYTE_INDX_SHIFT)
|
|
|
|
#define I40E_GL_PRS_FVBM_RULE_BUS_INDX_SHIFT 8
|
|
|
|
#define I40E_GL_PRS_FVBM_RULE_BUS_INDX_MASK I40E_MASK(0x3F, I40E_GL_PRS_FVBM_RULE_BUS_INDX_SHIFT)
|
|
|
|
#define I40E_GL_PRS_FVBM_MSK_ENA_SHIFT 31
|
|
|
|
#define I40E_GL_PRS_FVBM_MSK_ENA_MASK I40E_MASK(0x1, I40E_GL_PRS_FVBM_MSK_ENA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLRPB_DPSS 0x000AC828 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLRPB_DPSS_DPS_TCN_SHIFT 0
|
|
|
|
#define I40E_GLRPB_DPSS_DPS_TCN_MASK I40E_MASK(0xFFFFF, I40E_GLRPB_DPSS_DPS_TCN_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLRPB_GHW 0x000AC830 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLRPB_GHW_GHW_SHIFT 0
|
|
|
|
#define I40E_GLRPB_GHW_GHW_MASK I40E_MASK(0xFFFFF, I40E_GLRPB_GHW_GHW_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLRPB_GLW 0x000AC834 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLRPB_GLW_GLW_SHIFT 0
|
|
|
|
#define I40E_GLRPB_GLW_GLW_MASK I40E_MASK(0xFFFFF, I40E_GLRPB_GLW_GLW_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLRPB_PHW 0x000AC844 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLRPB_PHW_PHW_SHIFT 0
|
|
|
|
#define I40E_GLRPB_PHW_PHW_MASK I40E_MASK(0xFFFFF, I40E_GLRPB_PHW_PHW_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLRPB_PLW 0x000AC848 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLRPB_PLW_PLW_SHIFT 0
|
|
|
|
#define I40E_GLRPB_PLW_PLW_MASK I40E_MASK(0xFFFFF, I40E_GLRPB_PLW_PLW_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTRPB_DHW(_i) (0x000AC100 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTRPB_DHW_MAX_INDEX 7
|
|
|
|
#define I40E_PRTRPB_DHW_DHW_TCN_SHIFT 0
|
|
|
|
#define I40E_PRTRPB_DHW_DHW_TCN_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_DHW_DHW_TCN_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTRPB_DLW(_i) (0x000AC220 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTRPB_DLW_MAX_INDEX 7
|
|
|
|
#define I40E_PRTRPB_DLW_DLW_TCN_SHIFT 0
|
|
|
|
#define I40E_PRTRPB_DLW_DLW_TCN_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_DLW_DLW_TCN_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTRPB_DPS(_i) (0x000AC320 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTRPB_DPS_MAX_INDEX 7
|
|
|
|
#define I40E_PRTRPB_DPS_DPS_TCN_SHIFT 0
|
|
|
|
#define I40E_PRTRPB_DPS_DPS_TCN_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_DPS_DPS_TCN_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTRPB_SHT(_i) (0x000AC480 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTRPB_SHT_MAX_INDEX 7
|
|
|
|
#define I40E_PRTRPB_SHT_SHT_TCN_SHIFT 0
|
|
|
|
#define I40E_PRTRPB_SHT_SHT_TCN_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_SHT_SHT_TCN_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTRPB_SHW 0x000AC580 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTRPB_SHW_SHW_SHIFT 0
|
|
|
|
#define I40E_PRTRPB_SHW_SHW_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_SHW_SHW_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTRPB_SLT(_i) (0x000AC5A0 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTRPB_SLT_MAX_INDEX 7
|
|
|
|
#define I40E_PRTRPB_SLT_SLT_TCN_SHIFT 0
|
|
|
|
#define I40E_PRTRPB_SLT_SLT_TCN_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_SLT_SLT_TCN_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTRPB_SLW 0x000AC6A0 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTRPB_SLW_SLW_SHIFT 0
|
|
|
|
#define I40E_PRTRPB_SLW_SLW_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_SLW_SLW_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTRPB_SPS 0x000AC7C0 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTRPB_SPS_SPS_SHIFT 0
|
|
|
|
#define I40E_PRTRPB_SPS_SPS_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_SPS_SPS_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLQF_CTL 0x00269BA4 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLQF_CTL_HTOEP_SHIFT 1
|
|
|
|
#define I40E_GLQF_CTL_HTOEP_MASK I40E_MASK(0x1, I40E_GLQF_CTL_HTOEP_SHIFT)
|
|
|
|
#define I40E_GLQF_CTL_HTOEP_FCOE_SHIFT 2
|
|
|
|
#define I40E_GLQF_CTL_HTOEP_FCOE_MASK I40E_MASK(0x1, I40E_GLQF_CTL_HTOEP_FCOE_SHIFT)
|
|
|
|
#define I40E_GLQF_CTL_PCNT_ALLOC_SHIFT 3
|
|
|
|
#define I40E_GLQF_CTL_PCNT_ALLOC_MASK I40E_MASK(0x7, I40E_GLQF_CTL_PCNT_ALLOC_SHIFT)
|
|
|
|
#define I40E_GLQF_CTL_FD_AUTO_PCTYPE_SHIFT 6
|
|
|
|
#define I40E_GLQF_CTL_FD_AUTO_PCTYPE_MASK I40E_MASK(0x1, I40E_GLQF_CTL_FD_AUTO_PCTYPE_SHIFT)
|
|
|
|
#define I40E_GLQF_CTL_RSVD_SHIFT 7
|
|
|
|
#define I40E_GLQF_CTL_RSVD_MASK I40E_MASK(0x1, I40E_GLQF_CTL_RSVD_SHIFT)
|
|
|
|
#define I40E_GLQF_CTL_MAXPEBLEN_SHIFT 8
|
|
|
|
#define I40E_GLQF_CTL_MAXPEBLEN_MASK I40E_MASK(0x7, I40E_GLQF_CTL_MAXPEBLEN_SHIFT)
|
|
|
|
#define I40E_GLQF_CTL_MAXFCBLEN_SHIFT 11
|
|
|
|
#define I40E_GLQF_CTL_MAXFCBLEN_MASK I40E_MASK(0x7, I40E_GLQF_CTL_MAXFCBLEN_SHIFT)
|
|
|
|
#define I40E_GLQF_CTL_MAXFDBLEN_SHIFT 14
|
|
|
|
#define I40E_GLQF_CTL_MAXFDBLEN_MASK I40E_MASK(0x7, I40E_GLQF_CTL_MAXFDBLEN_SHIFT)
|
|
|
|
#define I40E_GLQF_CTL_FDBEST_SHIFT 17
|
|
|
|
#define I40E_GLQF_CTL_FDBEST_MASK I40E_MASK(0xFF, I40E_GLQF_CTL_FDBEST_SHIFT)
|
|
|
|
#define I40E_GLQF_CTL_PROGPRIO_SHIFT 25
|
|
|
|
#define I40E_GLQF_CTL_PROGPRIO_MASK I40E_MASK(0x1, I40E_GLQF_CTL_PROGPRIO_SHIFT)
|
|
|
|
#define I40E_GLQF_CTL_INVALPRIO_SHIFT 26
|
|
|
|
#define I40E_GLQF_CTL_INVALPRIO_MASK I40E_MASK(0x1, I40E_GLQF_CTL_INVALPRIO_SHIFT)
|
|
|
|
#define I40E_GLQF_CTL_IGNORE_IP_SHIFT 27
|
|
|
|
#define I40E_GLQF_CTL_IGNORE_IP_MASK I40E_MASK(0x1, I40E_GLQF_CTL_IGNORE_IP_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLQF_FDCNT_0 0x00269BAC /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLQF_FDCNT_0_GUARANT_CNT_SHIFT 0
|
|
|
|
#define I40E_GLQF_FDCNT_0_GUARANT_CNT_MASK I40E_MASK(0x1FFF, I40E_GLQF_FDCNT_0_GUARANT_CNT_SHIFT)
|
|
|
|
#define I40E_GLQF_FDCNT_0_BESTCNT_SHIFT 13
|
|
|
|
#define I40E_GLQF_FDCNT_0_BESTCNT_MASK I40E_MASK(0x1FFF, I40E_GLQF_FDCNT_0_BESTCNT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLQF_HKEY(_i) (0x00270140 + ((_i) * 4)) /* _i=0...12 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLQF_HKEY_MAX_INDEX 12
|
|
|
|
#define I40E_GLQF_HKEY_KEY_0_SHIFT 0
|
|
|
|
#define I40E_GLQF_HKEY_KEY_0_MASK I40E_MASK(0xFF, I40E_GLQF_HKEY_KEY_0_SHIFT)
|
|
|
|
#define I40E_GLQF_HKEY_KEY_1_SHIFT 8
|
|
|
|
#define I40E_GLQF_HKEY_KEY_1_MASK I40E_MASK(0xFF, I40E_GLQF_HKEY_KEY_1_SHIFT)
|
|
|
|
#define I40E_GLQF_HKEY_KEY_2_SHIFT 16
|
|
|
|
#define I40E_GLQF_HKEY_KEY_2_MASK I40E_MASK(0xFF, I40E_GLQF_HKEY_KEY_2_SHIFT)
|
|
|
|
#define I40E_GLQF_HKEY_KEY_3_SHIFT 24
|
|
|
|
#define I40E_GLQF_HKEY_KEY_3_MASK I40E_MASK(0xFF, I40E_GLQF_HKEY_KEY_3_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLQF_HSYM(_i) (0x00269D00 + ((_i) * 4)) /* _i=0...63 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLQF_HSYM_MAX_INDEX 63
|
|
|
|
#define I40E_GLQF_HSYM_SYMH_ENA_SHIFT 0
|
|
|
|
#define I40E_GLQF_HSYM_SYMH_ENA_MASK I40E_MASK(0x1, I40E_GLQF_HSYM_SYMH_ENA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLQF_PCNT(_i) (0x00266800 + ((_i) * 4)) /* _i=0...511 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLQF_PCNT_MAX_INDEX 511
|
|
|
|
#define I40E_GLQF_PCNT_PCNT_SHIFT 0
|
|
|
|
#define I40E_GLQF_PCNT_PCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLQF_PCNT_PCNT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLQF_SWAP(_i, _j) (0x00267E00 + ((_i) * 4 + (_j) * 8)) /* _i=0...1, _j=0...63 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLQF_SWAP_MAX_INDEX 1
|
|
|
|
#define I40E_GLQF_SWAP_OFF0_SRC0_SHIFT 0
|
|
|
|
#define I40E_GLQF_SWAP_OFF0_SRC0_MASK I40E_MASK(0x3F, I40E_GLQF_SWAP_OFF0_SRC0_SHIFT)
|
|
|
|
#define I40E_GLQF_SWAP_OFF0_SRC1_SHIFT 6
|
|
|
|
#define I40E_GLQF_SWAP_OFF0_SRC1_MASK I40E_MASK(0x3F, I40E_GLQF_SWAP_OFF0_SRC1_SHIFT)
|
|
|
|
#define I40E_GLQF_SWAP_FLEN0_SHIFT 12
|
|
|
|
#define I40E_GLQF_SWAP_FLEN0_MASK I40E_MASK(0xF, I40E_GLQF_SWAP_FLEN0_SHIFT)
|
|
|
|
#define I40E_GLQF_SWAP_OFF1_SRC0_SHIFT 16
|
|
|
|
#define I40E_GLQF_SWAP_OFF1_SRC0_MASK I40E_MASK(0x3F, I40E_GLQF_SWAP_OFF1_SRC0_SHIFT)
|
|
|
|
#define I40E_GLQF_SWAP_OFF1_SRC1_SHIFT 22
|
|
|
|
#define I40E_GLQF_SWAP_OFF1_SRC1_MASK I40E_MASK(0x3F, I40E_GLQF_SWAP_OFF1_SRC1_SHIFT)
|
|
|
|
#define I40E_GLQF_SWAP_FLEN1_SHIFT 28
|
|
|
|
#define I40E_GLQF_SWAP_FLEN1_MASK I40E_MASK(0xF, I40E_GLQF_SWAP_FLEN1_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFQF_CTL_0 0x001C0AC0 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFQF_CTL_0_PEHSIZE_SHIFT 0
|
|
|
|
#define I40E_PFQF_CTL_0_PEHSIZE_MASK I40E_MASK(0x1F, I40E_PFQF_CTL_0_PEHSIZE_SHIFT)
|
|
|
|
#define I40E_PFQF_CTL_0_PEDSIZE_SHIFT 5
|
|
|
|
#define I40E_PFQF_CTL_0_PEDSIZE_MASK I40E_MASK(0x1F, I40E_PFQF_CTL_0_PEDSIZE_SHIFT)
|
|
|
|
#define I40E_PFQF_CTL_0_PFFCHSIZE_SHIFT 10
|
|
|
|
#define I40E_PFQF_CTL_0_PFFCHSIZE_MASK I40E_MASK(0xF, I40E_PFQF_CTL_0_PFFCHSIZE_SHIFT)
|
|
|
|
#define I40E_PFQF_CTL_0_PFFCDSIZE_SHIFT 14
|
|
|
|
#define I40E_PFQF_CTL_0_PFFCDSIZE_MASK I40E_MASK(0x3, I40E_PFQF_CTL_0_PFFCDSIZE_SHIFT)
|
|
|
|
#define I40E_PFQF_CTL_0_HASHLUTSIZE_SHIFT 16
|
|
|
|
#define I40E_PFQF_CTL_0_HASHLUTSIZE_MASK I40E_MASK(0x1, I40E_PFQF_CTL_0_HASHLUTSIZE_SHIFT)
|
|
|
|
#define I40E_PFQF_CTL_0_FD_ENA_SHIFT 17
|
|
|
|
#define I40E_PFQF_CTL_0_FD_ENA_MASK I40E_MASK(0x1, I40E_PFQF_CTL_0_FD_ENA_SHIFT)
|
|
|
|
#define I40E_PFQF_CTL_0_ETYPE_ENA_SHIFT 18
|
|
|
|
#define I40E_PFQF_CTL_0_ETYPE_ENA_MASK I40E_MASK(0x1, I40E_PFQF_CTL_0_ETYPE_ENA_SHIFT)
|
|
|
|
#define I40E_PFQF_CTL_0_MACVLAN_ENA_SHIFT 19
|
|
|
|
#define I40E_PFQF_CTL_0_MACVLAN_ENA_MASK I40E_MASK(0x1, I40E_PFQF_CTL_0_MACVLAN_ENA_SHIFT)
|
|
|
|
#define I40E_PFQF_CTL_0_VFFCHSIZE_SHIFT 20
|
|
|
|
#define I40E_PFQF_CTL_0_VFFCHSIZE_MASK I40E_MASK(0xF, I40E_PFQF_CTL_0_VFFCHSIZE_SHIFT)
|
|
|
|
#define I40E_PFQF_CTL_0_VFFCDSIZE_SHIFT 24
|
|
|
|
#define I40E_PFQF_CTL_0_VFFCDSIZE_MASK I40E_MASK(0x3, I40E_PFQF_CTL_0_VFFCDSIZE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFQF_CTL_1 0x00245D80 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFQF_CTL_1_CLEARFDTABLE_SHIFT 0
|
|
|
|
#define I40E_PFQF_CTL_1_CLEARFDTABLE_MASK I40E_MASK(0x1, I40E_PFQF_CTL_1_CLEARFDTABLE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFQF_FDALLOC 0x00246280 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFQF_FDALLOC_FDALLOC_SHIFT 0
|
|
|
|
#define I40E_PFQF_FDALLOC_FDALLOC_MASK I40E_MASK(0xFF, I40E_PFQF_FDALLOC_FDALLOC_SHIFT)
|
|
|
|
#define I40E_PFQF_FDALLOC_FDBEST_SHIFT 8
|
|
|
|
#define I40E_PFQF_FDALLOC_FDBEST_MASK I40E_MASK(0xFF, I40E_PFQF_FDALLOC_FDBEST_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFQF_FDSTAT 0x00246380 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFQF_FDSTAT_GUARANT_CNT_SHIFT 0
|
|
|
|
#define I40E_PFQF_FDSTAT_GUARANT_CNT_MASK I40E_MASK(0x1FFF, I40E_PFQF_FDSTAT_GUARANT_CNT_SHIFT)
|
|
|
|
#define I40E_PFQF_FDSTAT_BEST_CNT_SHIFT 16
|
|
|
|
#define I40E_PFQF_FDSTAT_BEST_CNT_MASK I40E_MASK(0x1FFF, I40E_PFQF_FDSTAT_BEST_CNT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFQF_HENA(_i) (0x00245900 + ((_i) * 128)) /* _i=0...1 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFQF_HENA_MAX_INDEX 1
|
|
|
|
#define I40E_PFQF_HENA_PTYPE_ENA_SHIFT 0
|
|
|
|
#define I40E_PFQF_HENA_PTYPE_ENA_MASK I40E_MASK(0xFFFFFFFF, I40E_PFQF_HENA_PTYPE_ENA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFQF_HKEY(_i) (0x00244800 + ((_i) * 128)) /* _i=0...12 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFQF_HKEY_MAX_INDEX 12
|
|
|
|
#define I40E_PFQF_HKEY_KEY_0_SHIFT 0
|
|
|
|
#define I40E_PFQF_HKEY_KEY_0_MASK I40E_MASK(0xFF, I40E_PFQF_HKEY_KEY_0_SHIFT)
|
|
|
|
#define I40E_PFQF_HKEY_KEY_1_SHIFT 8
|
|
|
|
#define I40E_PFQF_HKEY_KEY_1_MASK I40E_MASK(0xFF, I40E_PFQF_HKEY_KEY_1_SHIFT)
|
|
|
|
#define I40E_PFQF_HKEY_KEY_2_SHIFT 16
|
|
|
|
#define I40E_PFQF_HKEY_KEY_2_MASK I40E_MASK(0xFF, I40E_PFQF_HKEY_KEY_2_SHIFT)
|
|
|
|
#define I40E_PFQF_HKEY_KEY_3_SHIFT 24
|
|
|
|
#define I40E_PFQF_HKEY_KEY_3_MASK I40E_MASK(0xFF, I40E_PFQF_HKEY_KEY_3_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFQF_HLUT(_i) (0x00240000 + ((_i) * 128)) /* _i=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFQF_HLUT_MAX_INDEX 127
|
|
|
|
#define I40E_PFQF_HLUT_LUT0_SHIFT 0
|
|
|
|
#define I40E_PFQF_HLUT_LUT0_MASK I40E_MASK(0x3F, I40E_PFQF_HLUT_LUT0_SHIFT)
|
|
|
|
#define I40E_PFQF_HLUT_LUT1_SHIFT 8
|
|
|
|
#define I40E_PFQF_HLUT_LUT1_MASK I40E_MASK(0x3F, I40E_PFQF_HLUT_LUT1_SHIFT)
|
|
|
|
#define I40E_PFQF_HLUT_LUT2_SHIFT 16
|
|
|
|
#define I40E_PFQF_HLUT_LUT2_MASK I40E_MASK(0x3F, I40E_PFQF_HLUT_LUT2_SHIFT)
|
|
|
|
#define I40E_PFQF_HLUT_LUT3_SHIFT 24
|
|
|
|
#define I40E_PFQF_HLUT_LUT3_MASK I40E_MASK(0x3F, I40E_PFQF_HLUT_LUT3_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTQF_CTL_0 0x00256E60 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTQF_CTL_0_HSYM_ENA_SHIFT 0
|
|
|
|
#define I40E_PRTQF_CTL_0_HSYM_ENA_MASK I40E_MASK(0x1, I40E_PRTQF_CTL_0_HSYM_ENA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTQF_FD_FLXINSET(_i) (0x00253800 + ((_i) * 32)) /* _i=0...63 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTQF_FD_FLXINSET_MAX_INDEX 63
|
|
|
|
#define I40E_PRTQF_FD_FLXINSET_INSET_SHIFT 0
|
|
|
|
#define I40E_PRTQF_FD_FLXINSET_INSET_MASK I40E_MASK(0xFF, I40E_PRTQF_FD_FLXINSET_INSET_SHIFT)
|
2016-05-12 18:22:12 +00:00
|
|
|
#define I40E_PRTQF_FD_INSET(_i, _j) (0x00250000 + ((_i) * 64 + (_j) * 32)) /* _i=0...63, _j=0...1 */ /* Reset: CORER */
|
|
|
|
#define I40E_PRTQF_FD_INSET_MAX_INDEX 63
|
|
|
|
#define I40E_PRTQF_FD_INSET_INSET_SHIFT 0
|
|
|
|
#define I40E_PRTQF_FD_INSET_INSET_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTQF_FD_INSET_INSET_SHIFT)
|
|
|
|
#define I40E_PRTQF_FD_INSET(_i, _j) (0x00250000 + ((_i) * 64 + (_j) * 32)) /* _i=0...63, _j=0...1 */ /* Reset: CORER */
|
|
|
|
#define I40E_PRTQF_FD_INSET_MAX_INDEX 63
|
|
|
|
#define I40E_PRTQF_FD_INSET_INSET_SHIFT 0
|
|
|
|
#define I40E_PRTQF_FD_INSET_INSET_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTQF_FD_INSET_INSET_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTQF_FD_MSK(_i, _j) (0x00252000 + ((_i) * 64 + (_j) * 32)) /* _i=0...63, _j=0...1 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTQF_FD_MSK_MAX_INDEX 63
|
|
|
|
#define I40E_PRTQF_FD_MSK_MASK_SHIFT 0
|
|
|
|
#define I40E_PRTQF_FD_MSK_MASK_MASK I40E_MASK(0xFFFF, I40E_PRTQF_FD_MSK_MASK_SHIFT)
|
|
|
|
#define I40E_PRTQF_FD_MSK_OFFSET_SHIFT 16
|
|
|
|
#define I40E_PRTQF_FD_MSK_OFFSET_MASK I40E_MASK(0x3F, I40E_PRTQF_FD_MSK_OFFSET_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTQF_FLX_PIT(_i) (0x00255200 + ((_i) * 32)) /* _i=0...8 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTQF_FLX_PIT_MAX_INDEX 8
|
|
|
|
#define I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT 0
|
|
|
|
#define I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK I40E_MASK(0x1F, I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT)
|
|
|
|
#define I40E_PRTQF_FLX_PIT_FSIZE_SHIFT 5
|
|
|
|
#define I40E_PRTQF_FLX_PIT_FSIZE_MASK I40E_MASK(0x1F, I40E_PRTQF_FLX_PIT_FSIZE_SHIFT)
|
|
|
|
#define I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT 10
|
|
|
|
#define I40E_PRTQF_FLX_PIT_DEST_OFF_MASK I40E_MASK(0x3F, I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFQF_HENA1(_i, _VF) (0x00230800 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...1, _VF=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFQF_HENA1_MAX_INDEX 1
|
|
|
|
#define I40E_VFQF_HENA1_PTYPE_ENA_SHIFT 0
|
|
|
|
#define I40E_VFQF_HENA1_PTYPE_ENA_MASK I40E_MASK(0xFFFFFFFF, I40E_VFQF_HENA1_PTYPE_ENA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFQF_HKEY1(_i, _VF) (0x00228000 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...12, _VF=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFQF_HKEY1_MAX_INDEX 12
|
|
|
|
#define I40E_VFQF_HKEY1_KEY_0_SHIFT 0
|
|
|
|
#define I40E_VFQF_HKEY1_KEY_0_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY1_KEY_0_SHIFT)
|
|
|
|
#define I40E_VFQF_HKEY1_KEY_1_SHIFT 8
|
|
|
|
#define I40E_VFQF_HKEY1_KEY_1_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY1_KEY_1_SHIFT)
|
|
|
|
#define I40E_VFQF_HKEY1_KEY_2_SHIFT 16
|
|
|
|
#define I40E_VFQF_HKEY1_KEY_2_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY1_KEY_2_SHIFT)
|
|
|
|
#define I40E_VFQF_HKEY1_KEY_3_SHIFT 24
|
|
|
|
#define I40E_VFQF_HKEY1_KEY_3_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY1_KEY_3_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFQF_HLUT1(_i, _VF) (0x00220000 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...15, _VF=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFQF_HLUT1_MAX_INDEX 15
|
|
|
|
#define I40E_VFQF_HLUT1_LUT0_SHIFT 0
|
|
|
|
#define I40E_VFQF_HLUT1_LUT0_MASK I40E_MASK(0xF, I40E_VFQF_HLUT1_LUT0_SHIFT)
|
|
|
|
#define I40E_VFQF_HLUT1_LUT1_SHIFT 8
|
|
|
|
#define I40E_VFQF_HLUT1_LUT1_MASK I40E_MASK(0xF, I40E_VFQF_HLUT1_LUT1_SHIFT)
|
|
|
|
#define I40E_VFQF_HLUT1_LUT2_SHIFT 16
|
|
|
|
#define I40E_VFQF_HLUT1_LUT2_MASK I40E_MASK(0xF, I40E_VFQF_HLUT1_LUT2_SHIFT)
|
|
|
|
#define I40E_VFQF_HLUT1_LUT3_SHIFT 24
|
|
|
|
#define I40E_VFQF_HLUT1_LUT3_MASK I40E_MASK(0xF, I40E_VFQF_HLUT1_LUT3_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFQF_HREGION1(_i, _VF) (0x0022E000 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...7, _VF=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFQF_HREGION1_MAX_INDEX 7
|
|
|
|
#define I40E_VFQF_HREGION1_OVERRIDE_ENA_0_SHIFT 0
|
|
|
|
#define I40E_VFQF_HREGION1_OVERRIDE_ENA_0_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_0_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION1_REGION_0_SHIFT 1
|
|
|
|
#define I40E_VFQF_HREGION1_REGION_0_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_0_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION1_OVERRIDE_ENA_1_SHIFT 4
|
|
|
|
#define I40E_VFQF_HREGION1_OVERRIDE_ENA_1_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_1_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION1_REGION_1_SHIFT 5
|
|
|
|
#define I40E_VFQF_HREGION1_REGION_1_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_1_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION1_OVERRIDE_ENA_2_SHIFT 8
|
|
|
|
#define I40E_VFQF_HREGION1_OVERRIDE_ENA_2_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_2_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION1_REGION_2_SHIFT 9
|
|
|
|
#define I40E_VFQF_HREGION1_REGION_2_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_2_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION1_OVERRIDE_ENA_3_SHIFT 12
|
|
|
|
#define I40E_VFQF_HREGION1_OVERRIDE_ENA_3_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_3_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION1_REGION_3_SHIFT 13
|
|
|
|
#define I40E_VFQF_HREGION1_REGION_3_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_3_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION1_OVERRIDE_ENA_4_SHIFT 16
|
|
|
|
#define I40E_VFQF_HREGION1_OVERRIDE_ENA_4_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_4_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION1_REGION_4_SHIFT 17
|
|
|
|
#define I40E_VFQF_HREGION1_REGION_4_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_4_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION1_OVERRIDE_ENA_5_SHIFT 20
|
|
|
|
#define I40E_VFQF_HREGION1_OVERRIDE_ENA_5_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_5_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION1_REGION_5_SHIFT 21
|
|
|
|
#define I40E_VFQF_HREGION1_REGION_5_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_5_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION1_OVERRIDE_ENA_6_SHIFT 24
|
|
|
|
#define I40E_VFQF_HREGION1_OVERRIDE_ENA_6_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_6_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION1_REGION_6_SHIFT 25
|
|
|
|
#define I40E_VFQF_HREGION1_REGION_6_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_6_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION1_OVERRIDE_ENA_7_SHIFT 28
|
|
|
|
#define I40E_VFQF_HREGION1_OVERRIDE_ENA_7_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_7_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION1_REGION_7_SHIFT 29
|
|
|
|
#define I40E_VFQF_HREGION1_REGION_7_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_7_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VPQF_CTL(_VF) (0x001C0000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VPQF_CTL_MAX_INDEX 127
|
|
|
|
#define I40E_VPQF_CTL_PEHSIZE_SHIFT 0
|
|
|
|
#define I40E_VPQF_CTL_PEHSIZE_MASK I40E_MASK(0x1F, I40E_VPQF_CTL_PEHSIZE_SHIFT)
|
|
|
|
#define I40E_VPQF_CTL_PEDSIZE_SHIFT 5
|
|
|
|
#define I40E_VPQF_CTL_PEDSIZE_MASK I40E_MASK(0x1F, I40E_VPQF_CTL_PEDSIZE_SHIFT)
|
|
|
|
#define I40E_VPQF_CTL_FCHSIZE_SHIFT 10
|
|
|
|
#define I40E_VPQF_CTL_FCHSIZE_MASK I40E_MASK(0xF, I40E_VPQF_CTL_FCHSIZE_SHIFT)
|
|
|
|
#define I40E_VPQF_CTL_FCDSIZE_SHIFT 14
|
|
|
|
#define I40E_VPQF_CTL_FCDSIZE_MASK I40E_MASK(0x3, I40E_VPQF_CTL_FCDSIZE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VSIQF_CTL(_VSI) (0x0020D800 + ((_VSI) * 4)) /* _i=0...383 */ /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VSIQF_CTL_MAX_INDEX 383
|
|
|
|
#define I40E_VSIQF_CTL_FCOE_ENA_SHIFT 0
|
|
|
|
#define I40E_VSIQF_CTL_FCOE_ENA_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_FCOE_ENA_SHIFT)
|
|
|
|
#define I40E_VSIQF_CTL_PETCP_ENA_SHIFT 1
|
|
|
|
#define I40E_VSIQF_CTL_PETCP_ENA_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_PETCP_ENA_SHIFT)
|
|
|
|
#define I40E_VSIQF_CTL_PEUUDP_ENA_SHIFT 2
|
|
|
|
#define I40E_VSIQF_CTL_PEUUDP_ENA_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_PEUUDP_ENA_SHIFT)
|
|
|
|
#define I40E_VSIQF_CTL_PEMUDP_ENA_SHIFT 3
|
|
|
|
#define I40E_VSIQF_CTL_PEMUDP_ENA_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_PEMUDP_ENA_SHIFT)
|
|
|
|
#define I40E_VSIQF_CTL_PEUFRAG_ENA_SHIFT 4
|
|
|
|
#define I40E_VSIQF_CTL_PEUFRAG_ENA_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_PEUFRAG_ENA_SHIFT)
|
|
|
|
#define I40E_VSIQF_CTL_PEMFRAG_ENA_SHIFT 5
|
|
|
|
#define I40E_VSIQF_CTL_PEMFRAG_ENA_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_PEMFRAG_ENA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VSIQF_TCREGION(_i, _VSI) (0x00206000 + ((_i) * 2048 + (_VSI) * 4)) /* _i=0...3, _VSI=0...383 */ /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VSIQF_TCREGION_MAX_INDEX 3
|
|
|
|
#define I40E_VSIQF_TCREGION_TC_OFFSET_SHIFT 0
|
|
|
|
#define I40E_VSIQF_TCREGION_TC_OFFSET_MASK I40E_MASK(0x1FF, I40E_VSIQF_TCREGION_TC_OFFSET_SHIFT)
|
|
|
|
#define I40E_VSIQF_TCREGION_TC_SIZE_SHIFT 9
|
|
|
|
#define I40E_VSIQF_TCREGION_TC_SIZE_MASK I40E_MASK(0x7, I40E_VSIQF_TCREGION_TC_SIZE_SHIFT)
|
|
|
|
#define I40E_VSIQF_TCREGION_TC_OFFSET2_SHIFT 16
|
|
|
|
#define I40E_VSIQF_TCREGION_TC_OFFSET2_MASK I40E_MASK(0x1FF, I40E_VSIQF_TCREGION_TC_OFFSET2_SHIFT)
|
|
|
|
#define I40E_VSIQF_TCREGION_TC_SIZE2_SHIFT 25
|
|
|
|
#define I40E_VSIQF_TCREGION_TC_SIZE2_MASK I40E_MASK(0x7, I40E_VSIQF_TCREGION_TC_SIZE2_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_FCOECRC(_i) (0x00314d80 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_FCOECRC_MAX_INDEX 143
|
|
|
|
#define I40E_GL_FCOECRC_FCOECRC_SHIFT 0
|
|
|
|
#define I40E_GL_FCOECRC_FCOECRC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOECRC_FCOECRC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_FCOEDDPC(_i) (0x00314480 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_FCOEDDPC_MAX_INDEX 143
|
|
|
|
#define I40E_GL_FCOEDDPC_FCOEDDPC_SHIFT 0
|
|
|
|
#define I40E_GL_FCOEDDPC_FCOEDDPC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDDPC_FCOEDDPC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_FCOEDIFEC(_i) (0x00318480 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_FCOEDIFEC_MAX_INDEX 143
|
|
|
|
#define I40E_GL_FCOEDIFEC_FCOEDIFRC_SHIFT 0
|
|
|
|
#define I40E_GL_FCOEDIFEC_FCOEDIFRC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDIFEC_FCOEDIFRC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_FCOEDIFTCL(_i) (0x00354000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_FCOEDIFTCL_MAX_INDEX 143
|
|
|
|
#define I40E_GL_FCOEDIFTCL_FCOEDIFTC_SHIFT 0
|
|
|
|
#define I40E_GL_FCOEDIFTCL_FCOEDIFTC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDIFTCL_FCOEDIFTC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_FCOEDIXEC(_i) (0x0034c000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_FCOEDIXEC_MAX_INDEX 143
|
|
|
|
#define I40E_GL_FCOEDIXEC_FCOEDIXEC_SHIFT 0
|
|
|
|
#define I40E_GL_FCOEDIXEC_FCOEDIXEC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDIXEC_FCOEDIXEC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_FCOEDIXVC(_i) (0x00350000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_FCOEDIXVC_MAX_INDEX 143
|
|
|
|
#define I40E_GL_FCOEDIXVC_FCOEDIXVC_SHIFT 0
|
|
|
|
#define I40E_GL_FCOEDIXVC_FCOEDIXVC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDIXVC_FCOEDIXVC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_FCOEDWRCH(_i) (0x00320004 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_FCOEDWRCH_MAX_INDEX 143
|
|
|
|
#define I40E_GL_FCOEDWRCH_FCOEDWRCH_SHIFT 0
|
|
|
|
#define I40E_GL_FCOEDWRCH_FCOEDWRCH_MASK I40E_MASK(0xFFFF, I40E_GL_FCOEDWRCH_FCOEDWRCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_FCOEDWRCL(_i) (0x00320000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_FCOEDWRCL_MAX_INDEX 143
|
|
|
|
#define I40E_GL_FCOEDWRCL_FCOEDWRCL_SHIFT 0
|
|
|
|
#define I40E_GL_FCOEDWRCL_FCOEDWRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDWRCL_FCOEDWRCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_FCOEDWTCH(_i) (0x00348084 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_FCOEDWTCH_MAX_INDEX 143
|
|
|
|
#define I40E_GL_FCOEDWTCH_FCOEDWTCH_SHIFT 0
|
|
|
|
#define I40E_GL_FCOEDWTCH_FCOEDWTCH_MASK I40E_MASK(0xFFFF, I40E_GL_FCOEDWTCH_FCOEDWTCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_FCOEDWTCL(_i) (0x00348080 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_FCOEDWTCL_MAX_INDEX 143
|
|
|
|
#define I40E_GL_FCOEDWTCL_FCOEDWTCL_SHIFT 0
|
|
|
|
#define I40E_GL_FCOEDWTCL_FCOEDWTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDWTCL_FCOEDWTCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_FCOELAST(_i) (0x00314000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_FCOELAST_MAX_INDEX 143
|
|
|
|
#define I40E_GL_FCOELAST_FCOELAST_SHIFT 0
|
|
|
|
#define I40E_GL_FCOELAST_FCOELAST_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOELAST_FCOELAST_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_FCOEPRC(_i) (0x00315200 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_FCOEPRC_MAX_INDEX 143
|
|
|
|
#define I40E_GL_FCOEPRC_FCOEPRC_SHIFT 0
|
|
|
|
#define I40E_GL_FCOEPRC_FCOEPRC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEPRC_FCOEPRC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_FCOEPTC(_i) (0x00344C00 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_FCOEPTC_MAX_INDEX 143
|
|
|
|
#define I40E_GL_FCOEPTC_FCOEPTC_SHIFT 0
|
|
|
|
#define I40E_GL_FCOEPTC_FCOEPTC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEPTC_FCOEPTC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_FCOERPDC(_i) (0x00324000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_FCOERPDC_MAX_INDEX 143
|
|
|
|
#define I40E_GL_FCOERPDC_FCOERPDC_SHIFT 0
|
|
|
|
#define I40E_GL_FCOERPDC_FCOERPDC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOERPDC_FCOERPDC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_RXERR1_L(_i) (0x00318000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_RXERR1_L_MAX_INDEX 143
|
|
|
|
#define I40E_GL_RXERR1_L_FCOEDIFRC_SHIFT 0
|
|
|
|
#define I40E_GL_RXERR1_L_FCOEDIFRC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_RXERR1_L_FCOEDIFRC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_RXERR2_L(_i) (0x0031c000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_RXERR2_L_MAX_INDEX 143
|
|
|
|
#define I40E_GL_RXERR2_L_FCOEDIXAC_SHIFT 0
|
|
|
|
#define I40E_GL_RXERR2_L_FCOEDIXAC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_RXERR2_L_FCOEDIXAC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_BPRCH(_i) (0x003005E4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_BPRCH_MAX_INDEX 3
|
2015-01-12 18:32:45 +00:00
|
|
|
#define I40E_GLPRT_BPRCH_BPRCH_SHIFT 0
|
|
|
|
#define I40E_GLPRT_BPRCH_BPRCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_BPRCH_BPRCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_BPRCL(_i) (0x003005E0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_BPRCL_MAX_INDEX 3
|
2015-01-12 18:32:45 +00:00
|
|
|
#define I40E_GLPRT_BPRCL_BPRCL_SHIFT 0
|
|
|
|
#define I40E_GLPRT_BPRCL_BPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_BPRCL_BPRCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_BPTCH(_i) (0x00300A04 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_BPTCH_MAX_INDEX 3
|
2015-01-12 18:32:45 +00:00
|
|
|
#define I40E_GLPRT_BPTCH_BPTCH_SHIFT 0
|
|
|
|
#define I40E_GLPRT_BPTCH_BPTCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_BPTCH_BPTCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_BPTCL(_i) (0x00300A00 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_BPTCL_MAX_INDEX 3
|
2015-01-12 18:32:45 +00:00
|
|
|
#define I40E_GLPRT_BPTCL_BPTCL_SHIFT 0
|
|
|
|
#define I40E_GLPRT_BPTCL_BPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_BPTCL_BPTCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_CRCERRS(_i) (0x00300080 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_CRCERRS_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_CRCERRS_CRCERRS_SHIFT 0
|
|
|
|
#define I40E_GLPRT_CRCERRS_CRCERRS_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_CRCERRS_CRCERRS_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_GORCH(_i) (0x00300004 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_GORCH_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_GORCH_GORCH_SHIFT 0
|
|
|
|
#define I40E_GLPRT_GORCH_GORCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_GORCH_GORCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_GORCL(_i) (0x00300000 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_GORCL_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_GORCL_GORCL_SHIFT 0
|
|
|
|
#define I40E_GLPRT_GORCL_GORCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_GORCL_GORCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_GOTCH(_i) (0x00300684 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_GOTCH_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_GOTCH_GOTCH_SHIFT 0
|
|
|
|
#define I40E_GLPRT_GOTCH_GOTCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_GOTCH_GOTCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_GOTCL(_i) (0x00300680 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_GOTCL_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_GOTCL_GOTCL_SHIFT 0
|
|
|
|
#define I40E_GLPRT_GOTCL_GOTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_GOTCL_GOTCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_ILLERRC(_i) (0x003000E0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_ILLERRC_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_ILLERRC_ILLERRC_SHIFT 0
|
|
|
|
#define I40E_GLPRT_ILLERRC_ILLERRC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_ILLERRC_ILLERRC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_LDPC(_i) (0x00300620 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_LDPC_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_LDPC_LDPC_SHIFT 0
|
|
|
|
#define I40E_GLPRT_LDPC_LDPC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_LDPC_LDPC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_LXOFFRXC(_i) (0x00300160 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_LXOFFRXC_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_LXOFFRXC_LXOFFRXCNT_SHIFT 0
|
|
|
|
#define I40E_GLPRT_LXOFFRXC_LXOFFRXCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_LXOFFRXC_LXOFFRXCNT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_LXOFFTXC(_i) (0x003009A0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_LXOFFTXC_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_LXOFFTXC_LXOFFTXC_SHIFT 0
|
|
|
|
#define I40E_GLPRT_LXOFFTXC_LXOFFTXC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_LXOFFTXC_LXOFFTXC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_LXONRXC(_i) (0x00300140 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_LXONRXC_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_LXONRXC_LXONRXCNT_SHIFT 0
|
|
|
|
#define I40E_GLPRT_LXONRXC_LXONRXCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_LXONRXC_LXONRXCNT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_LXONTXC(_i) (0x00300980 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_LXONTXC_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_LXONTXC_LXONTXC_SHIFT 0
|
|
|
|
#define I40E_GLPRT_LXONTXC_LXONTXC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_LXONTXC_LXONTXC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_MLFC(_i) (0x00300020 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_MLFC_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_MLFC_MLFC_SHIFT 0
|
|
|
|
#define I40E_GLPRT_MLFC_MLFC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_MLFC_MLFC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_MPRCH(_i) (0x003005C4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_MPRCH_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_MPRCH_MPRCH_SHIFT 0
|
|
|
|
#define I40E_GLPRT_MPRCH_MPRCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_MPRCH_MPRCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_MPRCL(_i) (0x003005C0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_MPRCL_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_MPRCL_MPRCL_SHIFT 0
|
|
|
|
#define I40E_GLPRT_MPRCL_MPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_MPRCL_MPRCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_MPTCH(_i) (0x003009E4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_MPTCH_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_MPTCH_MPTCH_SHIFT 0
|
|
|
|
#define I40E_GLPRT_MPTCH_MPTCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_MPTCH_MPTCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_MPTCL(_i) (0x003009E0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_MPTCL_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_MPTCL_MPTCL_SHIFT 0
|
|
|
|
#define I40E_GLPRT_MPTCL_MPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_MPTCL_MPTCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_MRFC(_i) (0x00300040 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_MRFC_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_MRFC_MRFC_SHIFT 0
|
|
|
|
#define I40E_GLPRT_MRFC_MRFC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_MRFC_MRFC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PRC1023H(_i) (0x00300504 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PRC1023H_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PRC1023H_PRC1023H_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PRC1023H_PRC1023H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC1023H_PRC1023H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PRC1023L(_i) (0x00300500 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PRC1023L_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PRC1023L_PRC1023L_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PRC1023L_PRC1023L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC1023L_PRC1023L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PRC127H(_i) (0x003004A4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PRC127H_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PRC127H_PRC127H_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PRC127H_PRC127H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC127H_PRC127H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PRC127L(_i) (0x003004A0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PRC127L_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PRC127L_PRC127L_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PRC127L_PRC127L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC127L_PRC127L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PRC1522H(_i) (0x00300524 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PRC1522H_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PRC1522H_PRC1522H_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PRC1522H_PRC1522H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC1522H_PRC1522H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PRC1522L(_i) (0x00300520 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PRC1522L_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PRC1522L_PRC1522L_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PRC1522L_PRC1522L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC1522L_PRC1522L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PRC255H(_i) (0x003004C4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PRC255H_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PRC255H_PRTPRC255H_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PRC255H_PRTPRC255H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC255H_PRTPRC255H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PRC255L(_i) (0x003004C0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PRC255L_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PRC255L_PRC255L_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PRC255L_PRC255L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC255L_PRC255L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PRC511H(_i) (0x003004E4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PRC511H_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PRC511H_PRC511H_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PRC511H_PRC511H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC511H_PRC511H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PRC511L(_i) (0x003004E0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PRC511L_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PRC511L_PRC511L_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PRC511L_PRC511L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC511L_PRC511L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PRC64H(_i) (0x00300484 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PRC64H_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PRC64H_PRC64H_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PRC64H_PRC64H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC64H_PRC64H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PRC64L(_i) (0x00300480 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PRC64L_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PRC64L_PRC64L_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PRC64L_PRC64L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC64L_PRC64L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PRC9522H(_i) (0x00300544 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PRC9522H_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PRC9522H_PRC1522H_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PRC9522H_PRC1522H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC9522H_PRC1522H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PRC9522L(_i) (0x00300540 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PRC9522L_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PRC9522L_PRC1522L_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PRC9522L_PRC1522L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC9522L_PRC1522L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PTC1023H(_i) (0x00300724 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PTC1023H_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PTC1023H_PTC1023H_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PTC1023H_PTC1023H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC1023H_PTC1023H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PTC1023L(_i) (0x00300720 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PTC1023L_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PTC1023L_PTC1023L_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PTC1023L_PTC1023L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC1023L_PTC1023L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PTC127H(_i) (0x003006C4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PTC127H_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PTC127H_PTC127H_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PTC127H_PTC127H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC127H_PTC127H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PTC127L(_i) (0x003006C0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PTC127L_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PTC127L_PTC127L_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PTC127L_PTC127L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC127L_PTC127L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PTC1522H(_i) (0x00300744 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PTC1522H_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PTC1522H_PTC1522H_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PTC1522H_PTC1522H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC1522H_PTC1522H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PTC1522L(_i) (0x00300740 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PTC1522L_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PTC1522L_PTC1522L_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PTC1522L_PTC1522L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC1522L_PTC1522L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PTC255H(_i) (0x003006E4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PTC255H_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PTC255H_PTC255H_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PTC255H_PTC255H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC255H_PTC255H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PTC255L(_i) (0x003006E0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PTC255L_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PTC255L_PTC255L_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PTC255L_PTC255L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC255L_PTC255L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PTC511H(_i) (0x00300704 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PTC511H_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PTC511H_PTC511H_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PTC511H_PTC511H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC511H_PTC511H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PTC511L(_i) (0x00300700 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PTC511L_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PTC511L_PTC511L_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PTC511L_PTC511L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC511L_PTC511L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PTC64H(_i) (0x003006A4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PTC64H_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PTC64H_PTC64H_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PTC64H_PTC64H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC64H_PTC64H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PTC64L(_i) (0x003006A0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PTC64L_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PTC64L_PTC64L_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PTC64L_PTC64L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC64L_PTC64L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PTC9522H(_i) (0x00300764 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PTC9522H_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PTC9522H_PTC9522H_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PTC9522H_PTC9522H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC9522H_PTC9522H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PTC9522L(_i) (0x00300760 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PTC9522L_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PTC9522L_PTC9522L_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PTC9522L_PTC9522L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC9522L_PTC9522L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PXOFFRXC(_i, _j) (0x00300280 + ((_i) * 8 + (_j) * 32)) /* _i=0...3, _j=0...7 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PXOFFRXC_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PXOFFRXC_PRPXOFFRXCNT_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PXOFFRXC_PRPXOFFRXCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PXOFFRXC_PRPXOFFRXCNT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PXOFFTXC(_i, _j) (0x00300880 + ((_i) * 8 + (_j) * 32)) /* _i=0...3, _j=0...7 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PXOFFTXC_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PXOFFTXC_PRPXOFFTXCNT_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PXOFFTXC_PRPXOFFTXCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PXOFFTXC_PRPXOFFTXCNT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PXONRXC(_i, _j) (0x00300180 + ((_i) * 8 + (_j) * 32)) /* _i=0...3, _j=0...7 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PXONRXC_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PXONRXC_PRPXONRXCNT_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PXONRXC_PRPXONRXCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PXONRXC_PRPXONRXCNT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_PXONTXC(_i, _j) (0x00300780 + ((_i) * 8 + (_j) * 32)) /* _i=0...3, _j=0...7 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_PXONTXC_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_PXONTXC_PRPXONTXC_SHIFT 0
|
|
|
|
#define I40E_GLPRT_PXONTXC_PRPXONTXC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PXONTXC_PRPXONTXC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_RDPC(_i) (0x00300600 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_RDPC_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_RDPC_RDPC_SHIFT 0
|
|
|
|
#define I40E_GLPRT_RDPC_RDPC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RDPC_RDPC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_RFC(_i) (0x00300560 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_RFC_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_RFC_RFC_SHIFT 0
|
|
|
|
#define I40E_GLPRT_RFC_RFC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RFC_RFC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_RJC(_i) (0x00300580 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_RJC_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_RJC_RJC_SHIFT 0
|
|
|
|
#define I40E_GLPRT_RJC_RJC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RJC_RJC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_RLEC(_i) (0x003000A0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_RLEC_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_RLEC_RLEC_SHIFT 0
|
|
|
|
#define I40E_GLPRT_RLEC_RLEC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RLEC_RLEC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_ROC(_i) (0x00300120 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_ROC_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_ROC_ROC_SHIFT 0
|
|
|
|
#define I40E_GLPRT_ROC_ROC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_ROC_ROC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_RUC(_i) (0x00300100 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_RUC_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_RUC_RUC_SHIFT 0
|
|
|
|
#define I40E_GLPRT_RUC_RUC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RUC_RUC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_RUPP(_i) (0x00300660 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_RUPP_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_RUPP_RUPP_SHIFT 0
|
|
|
|
#define I40E_GLPRT_RUPP_RUPP_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RUPP_RUPP_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_RXON2OFFCNT(_i, _j) (0x00300380 + ((_i) * 8 + (_j) * 32)) /* _i=0...3, _j=0...7 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_RXON2OFFCNT_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_RXON2OFFCNT_PRRXON2OFFCNT_SHIFT 0
|
|
|
|
#define I40E_GLPRT_RXON2OFFCNT_PRRXON2OFFCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RXON2OFFCNT_PRRXON2OFFCNT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_TDOLD(_i) (0x00300A20 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_TDOLD_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_TDOLD_GLPRT_TDOLD_SHIFT 0
|
|
|
|
#define I40E_GLPRT_TDOLD_GLPRT_TDOLD_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_TDOLD_GLPRT_TDOLD_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_UPRCH(_i) (0x003005A4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_UPRCH_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_UPRCH_UPRCH_SHIFT 0
|
|
|
|
#define I40E_GLPRT_UPRCH_UPRCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_UPRCH_UPRCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_UPRCL(_i) (0x003005A0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_UPRCL_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_UPRCL_UPRCL_SHIFT 0
|
|
|
|
#define I40E_GLPRT_UPRCL_UPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_UPRCL_UPRCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_UPTCH(_i) (0x003009C4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_UPTCH_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_UPTCH_UPTCH_SHIFT 0
|
|
|
|
#define I40E_GLPRT_UPTCH_UPTCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_UPTCH_UPTCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPRT_UPTCL(_i) (0x003009C0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPRT_UPTCL_MAX_INDEX 3
|
|
|
|
#define I40E_GLPRT_UPTCL_VUPTCH_SHIFT 0
|
|
|
|
#define I40E_GLPRT_UPTCL_VUPTCH_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_UPTCL_VUPTCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLSW_BPRCH(_i) (0x00370104 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLSW_BPRCH_MAX_INDEX 15
|
|
|
|
#define I40E_GLSW_BPRCH_BPRCH_SHIFT 0
|
|
|
|
#define I40E_GLSW_BPRCH_BPRCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_BPRCH_BPRCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLSW_BPRCL(_i) (0x00370100 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLSW_BPRCL_MAX_INDEX 15
|
|
|
|
#define I40E_GLSW_BPRCL_BPRCL_SHIFT 0
|
|
|
|
#define I40E_GLSW_BPRCL_BPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_BPRCL_BPRCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLSW_BPTCH(_i) (0x00340104 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLSW_BPTCH_MAX_INDEX 15
|
|
|
|
#define I40E_GLSW_BPTCH_BPTCH_SHIFT 0
|
|
|
|
#define I40E_GLSW_BPTCH_BPTCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_BPTCH_BPTCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLSW_BPTCL(_i) (0x00340100 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLSW_BPTCL_MAX_INDEX 15
|
|
|
|
#define I40E_GLSW_BPTCL_BPTCL_SHIFT 0
|
|
|
|
#define I40E_GLSW_BPTCL_BPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_BPTCL_BPTCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLSW_GORCH(_i) (0x0035C004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLSW_GORCH_MAX_INDEX 15
|
|
|
|
#define I40E_GLSW_GORCH_GORCH_SHIFT 0
|
|
|
|
#define I40E_GLSW_GORCH_GORCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_GORCH_GORCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLSW_GORCL(_i) (0x0035c000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLSW_GORCL_MAX_INDEX 15
|
|
|
|
#define I40E_GLSW_GORCL_GORCL_SHIFT 0
|
|
|
|
#define I40E_GLSW_GORCL_GORCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_GORCL_GORCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLSW_GOTCH(_i) (0x0032C004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLSW_GOTCH_MAX_INDEX 15
|
|
|
|
#define I40E_GLSW_GOTCH_GOTCH_SHIFT 0
|
|
|
|
#define I40E_GLSW_GOTCH_GOTCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_GOTCH_GOTCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLSW_GOTCL(_i) (0x0032c000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLSW_GOTCL_MAX_INDEX 15
|
|
|
|
#define I40E_GLSW_GOTCL_GOTCL_SHIFT 0
|
|
|
|
#define I40E_GLSW_GOTCL_GOTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_GOTCL_GOTCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLSW_MPRCH(_i) (0x00370084 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLSW_MPRCH_MAX_INDEX 15
|
|
|
|
#define I40E_GLSW_MPRCH_MPRCH_SHIFT 0
|
|
|
|
#define I40E_GLSW_MPRCH_MPRCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_MPRCH_MPRCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLSW_MPRCL(_i) (0x00370080 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLSW_MPRCL_MAX_INDEX 15
|
|
|
|
#define I40E_GLSW_MPRCL_MPRCL_SHIFT 0
|
|
|
|
#define I40E_GLSW_MPRCL_MPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_MPRCL_MPRCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLSW_MPTCH(_i) (0x00340084 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLSW_MPTCH_MAX_INDEX 15
|
|
|
|
#define I40E_GLSW_MPTCH_MPTCH_SHIFT 0
|
|
|
|
#define I40E_GLSW_MPTCH_MPTCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_MPTCH_MPTCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLSW_MPTCL(_i) (0x00340080 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLSW_MPTCL_MAX_INDEX 15
|
|
|
|
#define I40E_GLSW_MPTCL_MPTCL_SHIFT 0
|
|
|
|
#define I40E_GLSW_MPTCL_MPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_MPTCL_MPTCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLSW_RUPP(_i) (0x00370180 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLSW_RUPP_MAX_INDEX 15
|
|
|
|
#define I40E_GLSW_RUPP_RUPP_SHIFT 0
|
|
|
|
#define I40E_GLSW_RUPP_RUPP_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_RUPP_RUPP_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLSW_TDPC(_i) (0x00348000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLSW_TDPC_MAX_INDEX 15
|
|
|
|
#define I40E_GLSW_TDPC_TDPC_SHIFT 0
|
|
|
|
#define I40E_GLSW_TDPC_TDPC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_TDPC_TDPC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLSW_UPRCH(_i) (0x00370004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLSW_UPRCH_MAX_INDEX 15
|
|
|
|
#define I40E_GLSW_UPRCH_UPRCH_SHIFT 0
|
|
|
|
#define I40E_GLSW_UPRCH_UPRCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_UPRCH_UPRCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLSW_UPRCL(_i) (0x00370000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLSW_UPRCL_MAX_INDEX 15
|
|
|
|
#define I40E_GLSW_UPRCL_UPRCL_SHIFT 0
|
|
|
|
#define I40E_GLSW_UPRCL_UPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_UPRCL_UPRCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLSW_UPTCH(_i) (0x00340004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLSW_UPTCH_MAX_INDEX 15
|
|
|
|
#define I40E_GLSW_UPTCH_UPTCH_SHIFT 0
|
|
|
|
#define I40E_GLSW_UPTCH_UPTCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_UPTCH_UPTCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLSW_UPTCL(_i) (0x00340000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLSW_UPTCL_MAX_INDEX 15
|
|
|
|
#define I40E_GLSW_UPTCL_UPTCL_SHIFT 0
|
|
|
|
#define I40E_GLSW_UPTCL_UPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_UPTCL_UPTCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLV_BPRCH(_i) (0x0036D804 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLV_BPRCH_MAX_INDEX 383
|
|
|
|
#define I40E_GLV_BPRCH_BPRCH_SHIFT 0
|
|
|
|
#define I40E_GLV_BPRCH_BPRCH_MASK I40E_MASK(0xFFFF, I40E_GLV_BPRCH_BPRCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLV_BPRCL(_i) (0x0036d800 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLV_BPRCL_MAX_INDEX 383
|
|
|
|
#define I40E_GLV_BPRCL_BPRCL_SHIFT 0
|
|
|
|
#define I40E_GLV_BPRCL_BPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_BPRCL_BPRCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLV_BPTCH(_i) (0x0033D804 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLV_BPTCH_MAX_INDEX 383
|
|
|
|
#define I40E_GLV_BPTCH_BPTCH_SHIFT 0
|
|
|
|
#define I40E_GLV_BPTCH_BPTCH_MASK I40E_MASK(0xFFFF, I40E_GLV_BPTCH_BPTCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLV_BPTCL(_i) (0x0033d800 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLV_BPTCL_MAX_INDEX 383
|
|
|
|
#define I40E_GLV_BPTCL_BPTCL_SHIFT 0
|
|
|
|
#define I40E_GLV_BPTCL_BPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_BPTCL_BPTCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLV_GORCH(_i) (0x00358004 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLV_GORCH_MAX_INDEX 383
|
|
|
|
#define I40E_GLV_GORCH_GORCH_SHIFT 0
|
|
|
|
#define I40E_GLV_GORCH_GORCH_MASK I40E_MASK(0xFFFF, I40E_GLV_GORCH_GORCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLV_GORCL(_i) (0x00358000 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLV_GORCL_MAX_INDEX 383
|
|
|
|
#define I40E_GLV_GORCL_GORCL_SHIFT 0
|
|
|
|
#define I40E_GLV_GORCL_GORCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_GORCL_GORCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLV_GOTCH(_i) (0x00328004 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLV_GOTCH_MAX_INDEX 383
|
|
|
|
#define I40E_GLV_GOTCH_GOTCH_SHIFT 0
|
|
|
|
#define I40E_GLV_GOTCH_GOTCH_MASK I40E_MASK(0xFFFF, I40E_GLV_GOTCH_GOTCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLV_GOTCL(_i) (0x00328000 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLV_GOTCL_MAX_INDEX 383
|
|
|
|
#define I40E_GLV_GOTCL_GOTCL_SHIFT 0
|
|
|
|
#define I40E_GLV_GOTCL_GOTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_GOTCL_GOTCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLV_MPRCH(_i) (0x0036CC04 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLV_MPRCH_MAX_INDEX 383
|
|
|
|
#define I40E_GLV_MPRCH_MPRCH_SHIFT 0
|
|
|
|
#define I40E_GLV_MPRCH_MPRCH_MASK I40E_MASK(0xFFFF, I40E_GLV_MPRCH_MPRCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLV_MPRCL(_i) (0x0036cc00 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLV_MPRCL_MAX_INDEX 383
|
|
|
|
#define I40E_GLV_MPRCL_MPRCL_SHIFT 0
|
|
|
|
#define I40E_GLV_MPRCL_MPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_MPRCL_MPRCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLV_MPTCH(_i) (0x0033CC04 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLV_MPTCH_MAX_INDEX 383
|
|
|
|
#define I40E_GLV_MPTCH_MPTCH_SHIFT 0
|
|
|
|
#define I40E_GLV_MPTCH_MPTCH_MASK I40E_MASK(0xFFFF, I40E_GLV_MPTCH_MPTCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLV_MPTCL(_i) (0x0033cc00 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLV_MPTCL_MAX_INDEX 383
|
|
|
|
#define I40E_GLV_MPTCL_MPTCL_SHIFT 0
|
|
|
|
#define I40E_GLV_MPTCL_MPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_MPTCL_MPTCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLV_RDPC(_i) (0x00310000 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLV_RDPC_MAX_INDEX 383
|
|
|
|
#define I40E_GLV_RDPC_RDPC_SHIFT 0
|
|
|
|
#define I40E_GLV_RDPC_RDPC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_RDPC_RDPC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLV_RUPP(_i) (0x0036E400 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLV_RUPP_MAX_INDEX 383
|
|
|
|
#define I40E_GLV_RUPP_RUPP_SHIFT 0
|
|
|
|
#define I40E_GLV_RUPP_RUPP_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_RUPP_RUPP_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLV_TEPC(_VSI) (0x00344000 + ((_VSI) * 4)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLV_TEPC_MAX_INDEX 383
|
|
|
|
#define I40E_GLV_TEPC_TEPC_SHIFT 0
|
|
|
|
#define I40E_GLV_TEPC_TEPC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_TEPC_TEPC_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLV_UPRCH(_i) (0x0036C004 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLV_UPRCH_MAX_INDEX 383
|
|
|
|
#define I40E_GLV_UPRCH_UPRCH_SHIFT 0
|
|
|
|
#define I40E_GLV_UPRCH_UPRCH_MASK I40E_MASK(0xFFFF, I40E_GLV_UPRCH_UPRCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLV_UPRCL(_i) (0x0036c000 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLV_UPRCL_MAX_INDEX 383
|
|
|
|
#define I40E_GLV_UPRCL_UPRCL_SHIFT 0
|
|
|
|
#define I40E_GLV_UPRCL_UPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_UPRCL_UPRCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLV_UPTCH(_i) (0x0033C004 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLV_UPTCH_MAX_INDEX 383
|
|
|
|
#define I40E_GLV_UPTCH_GLVUPTCH_SHIFT 0
|
|
|
|
#define I40E_GLV_UPTCH_GLVUPTCH_MASK I40E_MASK(0xFFFF, I40E_GLV_UPTCH_GLVUPTCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLV_UPTCL(_i) (0x0033c000 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLV_UPTCL_MAX_INDEX 383
|
|
|
|
#define I40E_GLV_UPTCL_UPTCL_SHIFT 0
|
|
|
|
#define I40E_GLV_UPTCL_UPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_UPTCL_UPTCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLVEBTC_RBCH(_i, _j) (0x00364004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLVEBTC_RBCH_MAX_INDEX 7
|
|
|
|
#define I40E_GLVEBTC_RBCH_TCBCH_SHIFT 0
|
|
|
|
#define I40E_GLVEBTC_RBCH_TCBCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBTC_RBCH_TCBCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLVEBTC_RBCL(_i, _j) (0x00364000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLVEBTC_RBCL_MAX_INDEX 7
|
|
|
|
#define I40E_GLVEBTC_RBCL_TCBCL_SHIFT 0
|
|
|
|
#define I40E_GLVEBTC_RBCL_TCBCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBTC_RBCL_TCBCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLVEBTC_RPCH(_i, _j) (0x00368004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLVEBTC_RPCH_MAX_INDEX 7
|
|
|
|
#define I40E_GLVEBTC_RPCH_TCPCH_SHIFT 0
|
|
|
|
#define I40E_GLVEBTC_RPCH_TCPCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBTC_RPCH_TCPCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLVEBTC_RPCL(_i, _j) (0x00368000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLVEBTC_RPCL_MAX_INDEX 7
|
|
|
|
#define I40E_GLVEBTC_RPCL_TCPCL_SHIFT 0
|
|
|
|
#define I40E_GLVEBTC_RPCL_TCPCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBTC_RPCL_TCPCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLVEBTC_TBCH(_i, _j) (0x00334004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLVEBTC_TBCH_MAX_INDEX 7
|
|
|
|
#define I40E_GLVEBTC_TBCH_TCBCH_SHIFT 0
|
|
|
|
#define I40E_GLVEBTC_TBCH_TCBCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBTC_TBCH_TCBCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLVEBTC_TBCL(_i, _j) (0x00334000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLVEBTC_TBCL_MAX_INDEX 7
|
|
|
|
#define I40E_GLVEBTC_TBCL_TCBCL_SHIFT 0
|
|
|
|
#define I40E_GLVEBTC_TBCL_TCBCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBTC_TBCL_TCBCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLVEBTC_TPCH(_i, _j) (0x00338004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLVEBTC_TPCH_MAX_INDEX 7
|
|
|
|
#define I40E_GLVEBTC_TPCH_TCPCH_SHIFT 0
|
|
|
|
#define I40E_GLVEBTC_TPCH_TCPCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBTC_TPCH_TCPCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLVEBTC_TPCL(_i, _j) (0x00338000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLVEBTC_TPCL_MAX_INDEX 7
|
|
|
|
#define I40E_GLVEBTC_TPCL_TCPCL_SHIFT 0
|
|
|
|
#define I40E_GLVEBTC_TPCL_TCPCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBTC_TPCL_TCPCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLVEBVL_BPCH(_i) (0x00374804 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLVEBVL_BPCH_MAX_INDEX 127
|
|
|
|
#define I40E_GLVEBVL_BPCH_VLBPCH_SHIFT 0
|
|
|
|
#define I40E_GLVEBVL_BPCH_VLBPCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBVL_BPCH_VLBPCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLVEBVL_BPCL(_i) (0x00374800 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLVEBVL_BPCL_MAX_INDEX 127
|
|
|
|
#define I40E_GLVEBVL_BPCL_VLBPCL_SHIFT 0
|
|
|
|
#define I40E_GLVEBVL_BPCL_VLBPCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBVL_BPCL_VLBPCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLVEBVL_GORCH(_i) (0x00360004 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLVEBVL_GORCH_MAX_INDEX 127
|
|
|
|
#define I40E_GLVEBVL_GORCH_VLBCH_SHIFT 0
|
|
|
|
#define I40E_GLVEBVL_GORCH_VLBCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBVL_GORCH_VLBCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLVEBVL_GORCL(_i) (0x00360000 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLVEBVL_GORCL_MAX_INDEX 127
|
|
|
|
#define I40E_GLVEBVL_GORCL_VLBCL_SHIFT 0
|
|
|
|
#define I40E_GLVEBVL_GORCL_VLBCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBVL_GORCL_VLBCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLVEBVL_GOTCH(_i) (0x00330004 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLVEBVL_GOTCH_MAX_INDEX 127
|
|
|
|
#define I40E_GLVEBVL_GOTCH_VLBCH_SHIFT 0
|
|
|
|
#define I40E_GLVEBVL_GOTCH_VLBCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBVL_GOTCH_VLBCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLVEBVL_GOTCL(_i) (0x00330000 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLVEBVL_GOTCL_MAX_INDEX 127
|
|
|
|
#define I40E_GLVEBVL_GOTCL_VLBCL_SHIFT 0
|
|
|
|
#define I40E_GLVEBVL_GOTCL_VLBCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBVL_GOTCL_VLBCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLVEBVL_MPCH(_i) (0x00374404 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLVEBVL_MPCH_MAX_INDEX 127
|
|
|
|
#define I40E_GLVEBVL_MPCH_VLMPCH_SHIFT 0
|
|
|
|
#define I40E_GLVEBVL_MPCH_VLMPCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBVL_MPCH_VLMPCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLVEBVL_MPCL(_i) (0x00374400 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLVEBVL_MPCL_MAX_INDEX 127
|
|
|
|
#define I40E_GLVEBVL_MPCL_VLMPCL_SHIFT 0
|
|
|
|
#define I40E_GLVEBVL_MPCL_VLMPCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBVL_MPCL_VLMPCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLVEBVL_UPCH(_i) (0x00374004 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLVEBVL_UPCH_MAX_INDEX 127
|
|
|
|
#define I40E_GLVEBVL_UPCH_VLUPCH_SHIFT 0
|
|
|
|
#define I40E_GLVEBVL_UPCH_VLUPCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBVL_UPCH_VLUPCH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLVEBVL_UPCL(_i) (0x00374000 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLVEBVL_UPCL_MAX_INDEX 127
|
|
|
|
#define I40E_GLVEBVL_UPCL_VLUPCL_SHIFT 0
|
|
|
|
#define I40E_GLVEBVL_UPCL_VLUPCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBVL_UPCL_VLUPCL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_MTG_FLU_MSK_H 0x00269F4C /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_MTG_FLU_MSK_H_MASK_HIGH_SHIFT 0
|
|
|
|
#define I40E_GL_MTG_FLU_MSK_H_MASK_HIGH_MASK I40E_MASK(0xFFFF, I40E_GL_MTG_FLU_MSK_H_MASK_HIGH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_SWR_DEF_ACT(_i) (0x00270200 + ((_i) * 4)) /* _i=0...35 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_SWR_DEF_ACT_MAX_INDEX 35
|
|
|
|
#define I40E_GL_SWR_DEF_ACT_DEF_ACTION_SHIFT 0
|
|
|
|
#define I40E_GL_SWR_DEF_ACT_DEF_ACTION_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_SWR_DEF_ACT_DEF_ACTION_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_SWR_DEF_ACT_EN(_i) (0x0026CFB8 + ((_i) * 4)) /* _i=0...1 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_SWR_DEF_ACT_EN_MAX_INDEX 1
|
|
|
|
#define I40E_GL_SWR_DEF_ACT_EN_DEF_ACT_EN_BITMAP_SHIFT 0
|
|
|
|
#define I40E_GL_SWR_DEF_ACT_EN_DEF_ACT_EN_BITMAP_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_SWR_DEF_ACT_EN_DEF_ACT_EN_BITMAP_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_ADJ 0x001E4280 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_ADJ_TSYNADJ_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_ADJ_TSYNADJ_MASK I40E_MASK(0x7FFFFFFF, I40E_PRTTSYN_ADJ_TSYNADJ_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_ADJ_SIGN_SHIFT 31
|
|
|
|
#define I40E_PRTTSYN_ADJ_SIGN_MASK I40E_MASK(0x1, I40E_PRTTSYN_ADJ_SIGN_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_AUX_0(_i) (0x001E42A0 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_AUX_0_MAX_INDEX 1
|
|
|
|
#define I40E_PRTTSYN_AUX_0_OUT_ENA_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_AUX_0_OUT_ENA_MASK I40E_MASK(0x1, I40E_PRTTSYN_AUX_0_OUT_ENA_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_AUX_0_OUTMOD_SHIFT 1
|
|
|
|
#define I40E_PRTTSYN_AUX_0_OUTMOD_MASK I40E_MASK(0x3, I40E_PRTTSYN_AUX_0_OUTMOD_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_AUX_0_OUTLVL_SHIFT 3
|
|
|
|
#define I40E_PRTTSYN_AUX_0_OUTLVL_MASK I40E_MASK(0x1, I40E_PRTTSYN_AUX_0_OUTLVL_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_AUX_0_PULSEW_SHIFT 8
|
|
|
|
#define I40E_PRTTSYN_AUX_0_PULSEW_MASK I40E_MASK(0xF, I40E_PRTTSYN_AUX_0_PULSEW_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_AUX_0_EVNTLVL_SHIFT 16
|
|
|
|
#define I40E_PRTTSYN_AUX_0_EVNTLVL_MASK I40E_MASK(0x3, I40E_PRTTSYN_AUX_0_EVNTLVL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_AUX_1(_i) (0x001E42E0 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_AUX_1_MAX_INDEX 1
|
|
|
|
#define I40E_PRTTSYN_AUX_1_INSTNT_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_AUX_1_INSTNT_MASK I40E_MASK(0x1, I40E_PRTTSYN_AUX_1_INSTNT_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_AUX_1_SAMPLE_TIME_SHIFT 1
|
|
|
|
#define I40E_PRTTSYN_AUX_1_SAMPLE_TIME_MASK I40E_MASK(0x1, I40E_PRTTSYN_AUX_1_SAMPLE_TIME_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_CLKO(_i) (0x001E4240 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_CLKO_MAX_INDEX 1
|
|
|
|
#define I40E_PRTTSYN_CLKO_TSYNCLKO_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_CLKO_TSYNCLKO_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_CLKO_TSYNCLKO_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_CTL0 0x001E4200 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_CTL0_CLEAR_TSYNTIMER_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_CTL0_CLEAR_TSYNTIMER_MASK I40E_MASK(0x1, I40E_PRTTSYN_CTL0_CLEAR_TSYNTIMER_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_SHIFT 1
|
|
|
|
#define I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK I40E_MASK(0x1, I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_CTL0_EVENT_INT_ENA_SHIFT 2
|
|
|
|
#define I40E_PRTTSYN_CTL0_EVENT_INT_ENA_MASK I40E_MASK(0x1, I40E_PRTTSYN_CTL0_EVENT_INT_ENA_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_CTL0_TGT_INT_ENA_SHIFT 3
|
|
|
|
#define I40E_PRTTSYN_CTL0_TGT_INT_ENA_MASK I40E_MASK(0x1, I40E_PRTTSYN_CTL0_TGT_INT_ENA_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_CTL0_PF_ID_SHIFT 8
|
|
|
|
#define I40E_PRTTSYN_CTL0_PF_ID_MASK I40E_MASK(0xF, I40E_PRTTSYN_CTL0_PF_ID_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_CTL0_TSYNACT_SHIFT 12
|
|
|
|
#define I40E_PRTTSYN_CTL0_TSYNACT_MASK I40E_MASK(0x3, I40E_PRTTSYN_CTL0_TSYNACT_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_CTL0_TSYNENA_SHIFT 31
|
|
|
|
#define I40E_PRTTSYN_CTL0_TSYNENA_MASK I40E_MASK(0x1, I40E_PRTTSYN_CTL0_TSYNENA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_CTL1 0x00085020 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_CTL1_V1MESSTYPE0_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_CTL1_V1MESSTYPE0_MASK I40E_MASK(0xFF, I40E_PRTTSYN_CTL1_V1MESSTYPE0_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_CTL1_V1MESSTYPE1_SHIFT 8
|
|
|
|
#define I40E_PRTTSYN_CTL1_V1MESSTYPE1_MASK I40E_MASK(0xFF, I40E_PRTTSYN_CTL1_V1MESSTYPE1_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_CTL1_V2MESSTYPE0_SHIFT 16
|
|
|
|
#define I40E_PRTTSYN_CTL1_V2MESSTYPE0_MASK I40E_MASK(0xF, I40E_PRTTSYN_CTL1_V2MESSTYPE0_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_CTL1_V2MESSTYPE1_SHIFT 20
|
|
|
|
#define I40E_PRTTSYN_CTL1_V2MESSTYPE1_MASK I40E_MASK(0xF, I40E_PRTTSYN_CTL1_V2MESSTYPE1_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT 24
|
|
|
|
#define I40E_PRTTSYN_CTL1_TSYNTYPE_MASK I40E_MASK(0x3, I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_CTL1_UDP_ENA_SHIFT 26
|
|
|
|
#define I40E_PRTTSYN_CTL1_UDP_ENA_MASK I40E_MASK(0x3, I40E_PRTTSYN_CTL1_UDP_ENA_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_CTL1_TSYNENA_SHIFT 31
|
|
|
|
#define I40E_PRTTSYN_CTL1_TSYNENA_MASK I40E_MASK(0x1, I40E_PRTTSYN_CTL1_TSYNENA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_EVNT_H(_i) (0x001E40C0 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_EVNT_H_MAX_INDEX 1
|
|
|
|
#define I40E_PRTTSYN_EVNT_H_TSYNEVNT_H_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_EVNT_H_TSYNEVNT_H_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_EVNT_H_TSYNEVNT_H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_EVNT_L(_i) (0x001E4080 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_EVNT_L_MAX_INDEX 1
|
|
|
|
#define I40E_PRTTSYN_EVNT_L_TSYNEVNT_L_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_EVNT_L_TSYNEVNT_L_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_EVNT_L_TSYNEVNT_L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_INC_H 0x001E4060 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_INC_H_TSYNINC_H_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_INC_H_TSYNINC_H_MASK I40E_MASK(0x3F, I40E_PRTTSYN_INC_H_TSYNINC_H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_INC_L 0x001E4040 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_INC_L_TSYNINC_L_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_INC_L_TSYNINC_L_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_INC_L_TSYNINC_L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_RXTIME_H(_i) (0x00085040 + ((_i) * 32)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_RXTIME_H_MAX_INDEX 3
|
|
|
|
#define I40E_PRTTSYN_RXTIME_H_RXTIEM_H_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_RXTIME_H_RXTIEM_H_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_RXTIME_H_RXTIEM_H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_RXTIME_L(_i) (0x000850C0 + ((_i) * 32)) /* _i=0...3 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_RXTIME_L_MAX_INDEX 3
|
|
|
|
#define I40E_PRTTSYN_RXTIME_L_RXTIEM_L_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_RXTIME_L_RXTIEM_L_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_RXTIME_L_RXTIEM_L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_STAT_0 0x001E4220 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_STAT_0_EVENT0_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_STAT_0_EVENT0_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_0_EVENT0_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_STAT_0_EVENT1_SHIFT 1
|
|
|
|
#define I40E_PRTTSYN_STAT_0_EVENT1_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_0_EVENT1_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_STAT_0_TGT0_SHIFT 2
|
|
|
|
#define I40E_PRTTSYN_STAT_0_TGT0_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_0_TGT0_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_STAT_0_TGT1_SHIFT 3
|
|
|
|
#define I40E_PRTTSYN_STAT_0_TGT1_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_0_TGT1_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_STAT_0_TXTIME_SHIFT 4
|
|
|
|
#define I40E_PRTTSYN_STAT_0_TXTIME_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_0_TXTIME_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_STAT_1 0x00085140 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_STAT_1_RXT0_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_STAT_1_RXT0_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_1_RXT0_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_STAT_1_RXT1_SHIFT 1
|
|
|
|
#define I40E_PRTTSYN_STAT_1_RXT1_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_1_RXT1_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_STAT_1_RXT2_SHIFT 2
|
|
|
|
#define I40E_PRTTSYN_STAT_1_RXT2_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_1_RXT2_SHIFT)
|
|
|
|
#define I40E_PRTTSYN_STAT_1_RXT3_SHIFT 3
|
|
|
|
#define I40E_PRTTSYN_STAT_1_RXT3_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_1_RXT3_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_TGT_H(_i) (0x001E4180 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_TGT_H_MAX_INDEX 1
|
|
|
|
#define I40E_PRTTSYN_TGT_H_TSYNTGTT_H_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_TGT_H_TSYNTGTT_H_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_TGT_H_TSYNTGTT_H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_TGT_L(_i) (0x001E4140 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_TGT_L_MAX_INDEX 1
|
|
|
|
#define I40E_PRTTSYN_TGT_L_TSYNTGTT_L_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_TGT_L_TSYNTGTT_L_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_TGT_L_TSYNTGTT_L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_TIME_H 0x001E4120 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_TIME_H_TSYNTIME_H_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_TIME_H_TSYNTIME_H_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_TIME_H_TSYNTIME_H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_TIME_L 0x001E4100 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_TIME_L_TSYNTIME_L_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_TIME_L_TSYNTIME_L_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_TIME_L_TSYNTIME_L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_TXTIME_H 0x001E41E0 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_TXTIME_H_TXTIEM_H_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_TXTIME_H_TXTIEM_H_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_TXTIME_H_TXTIEM_H_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTTSYN_TXTIME_L 0x001E41C0 /* Reset: GLOBR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTTSYN_TXTIME_L_TXTIEM_L_SHIFT 0
|
|
|
|
#define I40E_PRTTSYN_TXTIME_L_TXTIEM_L_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_TXTIME_L_TXTIEM_L_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_MDET_RX 0x0012A510 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GL_MDET_RX_FUNCTION_SHIFT 0
|
|
|
|
#define I40E_GL_MDET_RX_FUNCTION_MASK I40E_MASK(0xFF, I40E_GL_MDET_RX_FUNCTION_SHIFT)
|
|
|
|
#define I40E_GL_MDET_RX_EVENT_SHIFT 8
|
|
|
|
#define I40E_GL_MDET_RX_EVENT_MASK I40E_MASK(0x1FF, I40E_GL_MDET_RX_EVENT_SHIFT)
|
|
|
|
#define I40E_GL_MDET_RX_QUEUE_SHIFT 17
|
|
|
|
#define I40E_GL_MDET_RX_QUEUE_MASK I40E_MASK(0x3FFF, I40E_GL_MDET_RX_QUEUE_SHIFT)
|
|
|
|
#define I40E_GL_MDET_RX_VALID_SHIFT 31
|
|
|
|
#define I40E_GL_MDET_RX_VALID_MASK I40E_MASK(0x1, I40E_GL_MDET_RX_VALID_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GL_MDET_TX 0x000E6480 /* Reset: CORER */
|
|
|
|
#define I40E_GL_MDET_TX_QUEUE_SHIFT 0
|
|
|
|
#define I40E_GL_MDET_TX_QUEUE_MASK I40E_MASK(0xFFF, I40E_GL_MDET_TX_QUEUE_SHIFT)
|
|
|
|
#define I40E_GL_MDET_TX_VF_NUM_SHIFT 12
|
|
|
|
#define I40E_GL_MDET_TX_VF_NUM_MASK I40E_MASK(0x1FF, I40E_GL_MDET_TX_VF_NUM_SHIFT)
|
|
|
|
#define I40E_GL_MDET_TX_PF_NUM_SHIFT 21
|
|
|
|
#define I40E_GL_MDET_TX_PF_NUM_MASK I40E_MASK(0xF, I40E_GL_MDET_TX_PF_NUM_SHIFT)
|
|
|
|
#define I40E_GL_MDET_TX_EVENT_SHIFT 25
|
|
|
|
#define I40E_GL_MDET_TX_EVENT_MASK I40E_MASK(0x1F, I40E_GL_MDET_TX_EVENT_SHIFT)
|
|
|
|
#define I40E_GL_MDET_TX_VALID_SHIFT 31
|
|
|
|
#define I40E_GL_MDET_TX_VALID_MASK I40E_MASK(0x1, I40E_GL_MDET_TX_VALID_SHIFT)
|
|
|
|
#define I40E_PF_MDET_RX 0x0012A400 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PF_MDET_RX_VALID_SHIFT 0
|
|
|
|
#define I40E_PF_MDET_RX_VALID_MASK I40E_MASK(0x1, I40E_PF_MDET_RX_VALID_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PF_MDET_TX 0x000E6400 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PF_MDET_TX_VALID_SHIFT 0
|
|
|
|
#define I40E_PF_MDET_TX_VALID_MASK I40E_MASK(0x1, I40E_PF_MDET_TX_VALID_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PF_VT_PFALLOC 0x001C0500 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PF_VT_PFALLOC_FIRSTVF_SHIFT 0
|
|
|
|
#define I40E_PF_VT_PFALLOC_FIRSTVF_MASK I40E_MASK(0xFF, I40E_PF_VT_PFALLOC_FIRSTVF_SHIFT)
|
|
|
|
#define I40E_PF_VT_PFALLOC_LASTVF_SHIFT 8
|
|
|
|
#define I40E_PF_VT_PFALLOC_LASTVF_MASK I40E_MASK(0xFF, I40E_PF_VT_PFALLOC_LASTVF_SHIFT)
|
|
|
|
#define I40E_PF_VT_PFALLOC_VALID_SHIFT 31
|
|
|
|
#define I40E_PF_VT_PFALLOC_VALID_MASK I40E_MASK(0x1, I40E_PF_VT_PFALLOC_VALID_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VP_MDET_RX(_VF) (0x0012A000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VP_MDET_RX_MAX_INDEX 127
|
|
|
|
#define I40E_VP_MDET_RX_VALID_SHIFT 0
|
|
|
|
#define I40E_VP_MDET_RX_VALID_MASK I40E_MASK(0x1, I40E_VP_MDET_RX_VALID_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VP_MDET_TX(_VF) (0x000E6000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VP_MDET_TX_MAX_INDEX 127
|
|
|
|
#define I40E_VP_MDET_TX_VALID_SHIFT 0
|
|
|
|
#define I40E_VP_MDET_TX_VALID_MASK I40E_MASK(0x1, I40E_VP_MDET_TX_VALID_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_GLPM_WUMC 0x0006C800 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_GLPM_WUMC_NOTCO_SHIFT 0
|
|
|
|
#define I40E_GLPM_WUMC_NOTCO_MASK I40E_MASK(0x1, I40E_GLPM_WUMC_NOTCO_SHIFT)
|
|
|
|
#define I40E_GLPM_WUMC_SRST_PIN_VAL_SHIFT 1
|
|
|
|
#define I40E_GLPM_WUMC_SRST_PIN_VAL_MASK I40E_MASK(0x1, I40E_GLPM_WUMC_SRST_PIN_VAL_SHIFT)
|
|
|
|
#define I40E_GLPM_WUMC_ROL_MODE_SHIFT 2
|
|
|
|
#define I40E_GLPM_WUMC_ROL_MODE_MASK I40E_MASK(0x1, I40E_GLPM_WUMC_ROL_MODE_SHIFT)
|
|
|
|
#define I40E_GLPM_WUMC_RESERVED_4_SHIFT 3
|
|
|
|
#define I40E_GLPM_WUMC_RESERVED_4_MASK I40E_MASK(0x1FFF, I40E_GLPM_WUMC_RESERVED_4_SHIFT)
|
|
|
|
#define I40E_GLPM_WUMC_MNG_WU_PF_SHIFT 16
|
|
|
|
#define I40E_GLPM_WUMC_MNG_WU_PF_MASK I40E_MASK(0xFFFF, I40E_GLPM_WUMC_MNG_WU_PF_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPM_APM 0x000B8080 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPM_APM_APME_SHIFT 0
|
|
|
|
#define I40E_PFPM_APM_APME_MASK I40E_MASK(0x1, I40E_PFPM_APM_APME_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPM_FHFT_LENGTH(_i) (0x0006A000 + ((_i) * 128)) /* _i=0...7 */ /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPM_FHFT_LENGTH_MAX_INDEX 7
|
|
|
|
#define I40E_PFPM_FHFT_LENGTH_LENGTH_SHIFT 0
|
|
|
|
#define I40E_PFPM_FHFT_LENGTH_LENGTH_MASK I40E_MASK(0xFF, I40E_PFPM_FHFT_LENGTH_LENGTH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPM_WUC 0x0006B200 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPM_WUC_EN_APM_D0_SHIFT 5
|
|
|
|
#define I40E_PFPM_WUC_EN_APM_D0_MASK I40E_MASK(0x1, I40E_PFPM_WUC_EN_APM_D0_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPM_WUFC 0x0006B400 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPM_WUFC_LNKC_SHIFT 0
|
|
|
|
#define I40E_PFPM_WUFC_LNKC_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_LNKC_SHIFT)
|
|
|
|
#define I40E_PFPM_WUFC_MAG_SHIFT 1
|
|
|
|
#define I40E_PFPM_WUFC_MAG_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_MAG_SHIFT)
|
|
|
|
#define I40E_PFPM_WUFC_MNG_SHIFT 3
|
|
|
|
#define I40E_PFPM_WUFC_MNG_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_MNG_SHIFT)
|
|
|
|
#define I40E_PFPM_WUFC_FLX0_ACT_SHIFT 4
|
|
|
|
#define I40E_PFPM_WUFC_FLX0_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX0_ACT_SHIFT)
|
|
|
|
#define I40E_PFPM_WUFC_FLX1_ACT_SHIFT 5
|
|
|
|
#define I40E_PFPM_WUFC_FLX1_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX1_ACT_SHIFT)
|
|
|
|
#define I40E_PFPM_WUFC_FLX2_ACT_SHIFT 6
|
|
|
|
#define I40E_PFPM_WUFC_FLX2_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX2_ACT_SHIFT)
|
|
|
|
#define I40E_PFPM_WUFC_FLX3_ACT_SHIFT 7
|
|
|
|
#define I40E_PFPM_WUFC_FLX3_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX3_ACT_SHIFT)
|
|
|
|
#define I40E_PFPM_WUFC_FLX4_ACT_SHIFT 8
|
|
|
|
#define I40E_PFPM_WUFC_FLX4_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX4_ACT_SHIFT)
|
|
|
|
#define I40E_PFPM_WUFC_FLX5_ACT_SHIFT 9
|
|
|
|
#define I40E_PFPM_WUFC_FLX5_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX5_ACT_SHIFT)
|
|
|
|
#define I40E_PFPM_WUFC_FLX6_ACT_SHIFT 10
|
|
|
|
#define I40E_PFPM_WUFC_FLX6_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX6_ACT_SHIFT)
|
|
|
|
#define I40E_PFPM_WUFC_FLX7_ACT_SHIFT 11
|
|
|
|
#define I40E_PFPM_WUFC_FLX7_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX7_ACT_SHIFT)
|
|
|
|
#define I40E_PFPM_WUFC_FLX0_SHIFT 16
|
|
|
|
#define I40E_PFPM_WUFC_FLX0_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX0_SHIFT)
|
|
|
|
#define I40E_PFPM_WUFC_FLX1_SHIFT 17
|
|
|
|
#define I40E_PFPM_WUFC_FLX1_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX1_SHIFT)
|
|
|
|
#define I40E_PFPM_WUFC_FLX2_SHIFT 18
|
|
|
|
#define I40E_PFPM_WUFC_FLX2_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX2_SHIFT)
|
|
|
|
#define I40E_PFPM_WUFC_FLX3_SHIFT 19
|
|
|
|
#define I40E_PFPM_WUFC_FLX3_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX3_SHIFT)
|
|
|
|
#define I40E_PFPM_WUFC_FLX4_SHIFT 20
|
|
|
|
#define I40E_PFPM_WUFC_FLX4_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX4_SHIFT)
|
|
|
|
#define I40E_PFPM_WUFC_FLX5_SHIFT 21
|
|
|
|
#define I40E_PFPM_WUFC_FLX5_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX5_SHIFT)
|
|
|
|
#define I40E_PFPM_WUFC_FLX6_SHIFT 22
|
|
|
|
#define I40E_PFPM_WUFC_FLX6_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX6_SHIFT)
|
|
|
|
#define I40E_PFPM_WUFC_FLX7_SHIFT 23
|
|
|
|
#define I40E_PFPM_WUFC_FLX7_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX7_SHIFT)
|
|
|
|
#define I40E_PFPM_WUFC_FW_RST_WK_SHIFT 31
|
|
|
|
#define I40E_PFPM_WUFC_FW_RST_WK_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FW_RST_WK_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PFPM_WUS 0x0006B600 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PFPM_WUS_LNKC_SHIFT 0
|
|
|
|
#define I40E_PFPM_WUS_LNKC_MASK I40E_MASK(0x1, I40E_PFPM_WUS_LNKC_SHIFT)
|
|
|
|
#define I40E_PFPM_WUS_MAG_SHIFT 1
|
|
|
|
#define I40E_PFPM_WUS_MAG_MASK I40E_MASK(0x1, I40E_PFPM_WUS_MAG_SHIFT)
|
|
|
|
#define I40E_PFPM_WUS_PME_STATUS_SHIFT 2
|
|
|
|
#define I40E_PFPM_WUS_PME_STATUS_MASK I40E_MASK(0x1, I40E_PFPM_WUS_PME_STATUS_SHIFT)
|
|
|
|
#define I40E_PFPM_WUS_MNG_SHIFT 3
|
|
|
|
#define I40E_PFPM_WUS_MNG_MASK I40E_MASK(0x1, I40E_PFPM_WUS_MNG_SHIFT)
|
|
|
|
#define I40E_PFPM_WUS_FLX0_SHIFT 16
|
|
|
|
#define I40E_PFPM_WUS_FLX0_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX0_SHIFT)
|
|
|
|
#define I40E_PFPM_WUS_FLX1_SHIFT 17
|
|
|
|
#define I40E_PFPM_WUS_FLX1_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX1_SHIFT)
|
|
|
|
#define I40E_PFPM_WUS_FLX2_SHIFT 18
|
|
|
|
#define I40E_PFPM_WUS_FLX2_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX2_SHIFT)
|
|
|
|
#define I40E_PFPM_WUS_FLX3_SHIFT 19
|
|
|
|
#define I40E_PFPM_WUS_FLX3_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX3_SHIFT)
|
|
|
|
#define I40E_PFPM_WUS_FLX4_SHIFT 20
|
|
|
|
#define I40E_PFPM_WUS_FLX4_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX4_SHIFT)
|
|
|
|
#define I40E_PFPM_WUS_FLX5_SHIFT 21
|
|
|
|
#define I40E_PFPM_WUS_FLX5_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX5_SHIFT)
|
|
|
|
#define I40E_PFPM_WUS_FLX6_SHIFT 22
|
|
|
|
#define I40E_PFPM_WUS_FLX6_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX6_SHIFT)
|
|
|
|
#define I40E_PFPM_WUS_FLX7_SHIFT 23
|
|
|
|
#define I40E_PFPM_WUS_FLX7_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX7_SHIFT)
|
|
|
|
#define I40E_PFPM_WUS_FW_RST_WK_SHIFT 31
|
|
|
|
#define I40E_PFPM_WUS_FW_RST_WK_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FW_RST_WK_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTPM_FHFHR 0x0006C000 /* Reset: POR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTPM_FHFHR_UNICAST_SHIFT 0
|
|
|
|
#define I40E_PRTPM_FHFHR_UNICAST_MASK I40E_MASK(0x1, I40E_PRTPM_FHFHR_UNICAST_SHIFT)
|
|
|
|
#define I40E_PRTPM_FHFHR_MULTICAST_SHIFT 1
|
|
|
|
#define I40E_PRTPM_FHFHR_MULTICAST_MASK I40E_MASK(0x1, I40E_PRTPM_FHFHR_MULTICAST_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTPM_SAH(_i) (0x001E44C0 + ((_i) * 32)) /* _i=0...3 */ /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTPM_SAH_MAX_INDEX 3
|
|
|
|
#define I40E_PRTPM_SAH_PFPM_SAH_SHIFT 0
|
|
|
|
#define I40E_PRTPM_SAH_PFPM_SAH_MASK I40E_MASK(0xFFFF, I40E_PRTPM_SAH_PFPM_SAH_SHIFT)
|
|
|
|
#define I40E_PRTPM_SAH_PF_NUM_SHIFT 26
|
|
|
|
#define I40E_PRTPM_SAH_PF_NUM_MASK I40E_MASK(0xF, I40E_PRTPM_SAH_PF_NUM_SHIFT)
|
|
|
|
#define I40E_PRTPM_SAH_MC_MAG_EN_SHIFT 30
|
|
|
|
#define I40E_PRTPM_SAH_MC_MAG_EN_MASK I40E_MASK(0x1, I40E_PRTPM_SAH_MC_MAG_EN_SHIFT)
|
|
|
|
#define I40E_PRTPM_SAH_AV_SHIFT 31
|
|
|
|
#define I40E_PRTPM_SAH_AV_MASK I40E_MASK(0x1, I40E_PRTPM_SAH_AV_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_PRTPM_SAL(_i) (0x001E4440 + ((_i) * 32)) /* _i=0...3 */ /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_PRTPM_SAL_MAX_INDEX 3
|
|
|
|
#define I40E_PRTPM_SAL_PFPM_SAL_SHIFT 0
|
|
|
|
#define I40E_PRTPM_SAL_PFPM_SAL_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTPM_SAL_PFPM_SAL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ARQBAH1 0x00006000 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ARQBAH1_ARQBAH_SHIFT 0
|
|
|
|
#define I40E_VF_ARQBAH1_ARQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ARQBAH1_ARQBAH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ARQBAL1 0x00006C00 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ARQBAL1_ARQBAL_SHIFT 0
|
|
|
|
#define I40E_VF_ARQBAL1_ARQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ARQBAL1_ARQBAL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ARQH1 0x00007400 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ARQH1_ARQH_SHIFT 0
|
|
|
|
#define I40E_VF_ARQH1_ARQH_MASK I40E_MASK(0x3FF, I40E_VF_ARQH1_ARQH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ARQLEN1 0x00008000 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ARQLEN1_ARQLEN_SHIFT 0
|
|
|
|
#define I40E_VF_ARQLEN1_ARQLEN_MASK I40E_MASK(0x3FF, I40E_VF_ARQLEN1_ARQLEN_SHIFT)
|
|
|
|
#define I40E_VF_ARQLEN1_ARQVFE_SHIFT 28
|
|
|
|
#define I40E_VF_ARQLEN1_ARQVFE_MASK I40E_MASK(0x1, I40E_VF_ARQLEN1_ARQVFE_SHIFT)
|
|
|
|
#define I40E_VF_ARQLEN1_ARQOVFL_SHIFT 29
|
|
|
|
#define I40E_VF_ARQLEN1_ARQOVFL_MASK I40E_MASK(0x1, I40E_VF_ARQLEN1_ARQOVFL_SHIFT)
|
|
|
|
#define I40E_VF_ARQLEN1_ARQCRIT_SHIFT 30
|
|
|
|
#define I40E_VF_ARQLEN1_ARQCRIT_MASK I40E_MASK(0x1, I40E_VF_ARQLEN1_ARQCRIT_SHIFT)
|
|
|
|
#define I40E_VF_ARQLEN1_ARQENABLE_SHIFT 31
|
|
|
|
#define I40E_VF_ARQLEN1_ARQENABLE_MASK I40E_MASK(0x1, I40E_VF_ARQLEN1_ARQENABLE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ARQT1 0x00007000 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ARQT1_ARQT_SHIFT 0
|
|
|
|
#define I40E_VF_ARQT1_ARQT_MASK I40E_MASK(0x3FF, I40E_VF_ARQT1_ARQT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ATQBAH1 0x00007800 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ATQBAH1_ATQBAH_SHIFT 0
|
|
|
|
#define I40E_VF_ATQBAH1_ATQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ATQBAH1_ATQBAH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ATQBAL1 0x00007C00 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ATQBAL1_ATQBAL_SHIFT 0
|
|
|
|
#define I40E_VF_ATQBAL1_ATQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ATQBAL1_ATQBAL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ATQH1 0x00006400 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ATQH1_ATQH_SHIFT 0
|
|
|
|
#define I40E_VF_ATQH1_ATQH_MASK I40E_MASK(0x3FF, I40E_VF_ATQH1_ATQH_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ATQLEN1 0x00006800 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ATQLEN1_ATQLEN_SHIFT 0
|
|
|
|
#define I40E_VF_ATQLEN1_ATQLEN_MASK I40E_MASK(0x3FF, I40E_VF_ATQLEN1_ATQLEN_SHIFT)
|
|
|
|
#define I40E_VF_ATQLEN1_ATQVFE_SHIFT 28
|
|
|
|
#define I40E_VF_ATQLEN1_ATQVFE_MASK I40E_MASK(0x1, I40E_VF_ATQLEN1_ATQVFE_SHIFT)
|
|
|
|
#define I40E_VF_ATQLEN1_ATQOVFL_SHIFT 29
|
|
|
|
#define I40E_VF_ATQLEN1_ATQOVFL_MASK I40E_MASK(0x1, I40E_VF_ATQLEN1_ATQOVFL_SHIFT)
|
|
|
|
#define I40E_VF_ATQLEN1_ATQCRIT_SHIFT 30
|
|
|
|
#define I40E_VF_ATQLEN1_ATQCRIT_MASK I40E_MASK(0x1, I40E_VF_ATQLEN1_ATQCRIT_SHIFT)
|
|
|
|
#define I40E_VF_ATQLEN1_ATQENABLE_SHIFT 31
|
|
|
|
#define I40E_VF_ATQLEN1_ATQENABLE_MASK I40E_MASK(0x1, I40E_VF_ATQLEN1_ATQENABLE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VF_ATQT1 0x00008400 /* Reset: EMPR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VF_ATQT1_ATQT_SHIFT 0
|
|
|
|
#define I40E_VF_ATQT1_ATQT_MASK I40E_MASK(0x3FF, I40E_VF_ATQT1_ATQT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFGEN_RSTAT 0x00008800 /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFGEN_RSTAT_VFR_STATE_SHIFT 0
|
|
|
|
#define I40E_VFGEN_RSTAT_VFR_STATE_MASK I40E_MASK(0x3, I40E_VFGEN_RSTAT_VFR_STATE_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFINT_DYN_CTL01 0x00005C00 /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFINT_DYN_CTL01_INTENA_SHIFT 0
|
|
|
|
#define I40E_VFINT_DYN_CTL01_INTENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_INTENA_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTL01_CLEARPBA_SHIFT 1
|
|
|
|
#define I40E_VFINT_DYN_CTL01_CLEARPBA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_CLEARPBA_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTL01_SWINT_TRIG_SHIFT 2
|
|
|
|
#define I40E_VFINT_DYN_CTL01_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_SWINT_TRIG_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTL01_ITR_INDX_SHIFT 3
|
|
|
|
#define I40E_VFINT_DYN_CTL01_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTL01_ITR_INDX_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTL01_INTERVAL_SHIFT 5
|
|
|
|
#define I40E_VFINT_DYN_CTL01_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_DYN_CTL01_INTERVAL_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_ENA_SHIFT 24
|
|
|
|
#define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_SW_ITR_INDX_ENA_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_SHIFT 25
|
|
|
|
#define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTL01_SW_ITR_INDX_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTL01_INTENA_MSK_SHIFT 31
|
|
|
|
#define I40E_VFINT_DYN_CTL01_INTENA_MSK_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_INTENA_MSK_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFINT_DYN_CTLN1(_INTVF) (0x00003800 + ((_INTVF) * 4)) /* _i=0...15 */ /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFINT_DYN_CTLN1_MAX_INDEX 15
|
|
|
|
#define I40E_VFINT_DYN_CTLN1_INTENA_SHIFT 0
|
|
|
|
#define I40E_VFINT_DYN_CTLN1_INTENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_INTENA_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTLN1_CLEARPBA_SHIFT 1
|
|
|
|
#define I40E_VFINT_DYN_CTLN1_CLEARPBA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_CLEARPBA_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTLN1_SWINT_TRIG_SHIFT 2
|
|
|
|
#define I40E_VFINT_DYN_CTLN1_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_SWINT_TRIG_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTLN1_ITR_INDX_SHIFT 3
|
|
|
|
#define I40E_VFINT_DYN_CTLN1_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTLN1_ITR_INDX_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTLN1_INTERVAL_SHIFT 5
|
|
|
|
#define I40E_VFINT_DYN_CTLN1_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_DYN_CTLN1_INTERVAL_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_SHIFT 24
|
|
|
|
#define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_SHIFT 25
|
|
|
|
#define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_SHIFT)
|
|
|
|
#define I40E_VFINT_DYN_CTLN1_INTENA_MSK_SHIFT 31
|
|
|
|
#define I40E_VFINT_DYN_CTLN1_INTENA_MSK_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_INTENA_MSK_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFINT_ICR0_ENA1 0x00005000 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFINT_ICR0_ENA1_LINK_STAT_CHANGE_SHIFT 25
|
|
|
|
#define I40E_VFINT_ICR0_ENA1_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA1_LINK_STAT_CHANGE_SHIFT)
|
|
|
|
#define I40E_VFINT_ICR0_ENA1_ADMINQ_SHIFT 30
|
|
|
|
#define I40E_VFINT_ICR0_ENA1_ADMINQ_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA1_ADMINQ_SHIFT)
|
|
|
|
#define I40E_VFINT_ICR0_ENA1_RSVD_SHIFT 31
|
|
|
|
#define I40E_VFINT_ICR0_ENA1_RSVD_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA1_RSVD_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFINT_ICR01 0x00004800 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFINT_ICR01_INTEVENT_SHIFT 0
|
|
|
|
#define I40E_VFINT_ICR01_INTEVENT_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_INTEVENT_SHIFT)
|
|
|
|
#define I40E_VFINT_ICR01_QUEUE_0_SHIFT 1
|
|
|
|
#define I40E_VFINT_ICR01_QUEUE_0_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_QUEUE_0_SHIFT)
|
|
|
|
#define I40E_VFINT_ICR01_QUEUE_1_SHIFT 2
|
|
|
|
#define I40E_VFINT_ICR01_QUEUE_1_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_QUEUE_1_SHIFT)
|
|
|
|
#define I40E_VFINT_ICR01_QUEUE_2_SHIFT 3
|
|
|
|
#define I40E_VFINT_ICR01_QUEUE_2_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_QUEUE_2_SHIFT)
|
|
|
|
#define I40E_VFINT_ICR01_QUEUE_3_SHIFT 4
|
|
|
|
#define I40E_VFINT_ICR01_QUEUE_3_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_QUEUE_3_SHIFT)
|
|
|
|
#define I40E_VFINT_ICR01_LINK_STAT_CHANGE_SHIFT 25
|
|
|
|
#define I40E_VFINT_ICR01_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_LINK_STAT_CHANGE_SHIFT)
|
|
|
|
#define I40E_VFINT_ICR01_ADMINQ_SHIFT 30
|
|
|
|
#define I40E_VFINT_ICR01_ADMINQ_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_ADMINQ_SHIFT)
|
|
|
|
#define I40E_VFINT_ICR01_SWINT_SHIFT 31
|
|
|
|
#define I40E_VFINT_ICR01_SWINT_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_SWINT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFINT_ITR01(_i) (0x00004C00 + ((_i) * 4)) /* _i=0...2 */ /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFINT_ITR01_MAX_INDEX 2
|
|
|
|
#define I40E_VFINT_ITR01_INTERVAL_SHIFT 0
|
|
|
|
#define I40E_VFINT_ITR01_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_ITR01_INTERVAL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFINT_ITRN1(_i, _INTVF) (0x00002800 + ((_i) * 64 + (_INTVF) * 4)) /* _i=0...2, _INTVF=0...15 */ /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFINT_ITRN1_MAX_INDEX 2
|
|
|
|
#define I40E_VFINT_ITRN1_INTERVAL_SHIFT 0
|
|
|
|
#define I40E_VFINT_ITRN1_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_ITRN1_INTERVAL_SHIFT)
|
2015-01-12 18:32:45 +00:00
|
|
|
#define I40E_VFINT_STAT_CTL01 0x00005400 /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFINT_STAT_CTL01_OTHER_ITR_INDX_SHIFT 2
|
|
|
|
#define I40E_VFINT_STAT_CTL01_OTHER_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_STAT_CTL01_OTHER_ITR_INDX_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_QRX_TAIL1(_Q) (0x00002000 + ((_Q) * 4)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_QRX_TAIL1_MAX_INDEX 15
|
|
|
|
#define I40E_QRX_TAIL1_TAIL_SHIFT 0
|
|
|
|
#define I40E_QRX_TAIL1_TAIL_MASK I40E_MASK(0x1FFF, I40E_QRX_TAIL1_TAIL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_QTX_TAIL1(_Q) (0x00000000 + ((_Q) * 4)) /* _i=0...15 */ /* Reset: PFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_QTX_TAIL1_MAX_INDEX 15
|
|
|
|
#define I40E_QTX_TAIL1_TAIL_SHIFT 0
|
|
|
|
#define I40E_QTX_TAIL1_TAIL_MASK I40E_MASK(0x1FFF, I40E_QTX_TAIL1_TAIL_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFMSIX_PBA 0x00002000 /* Reset: VFLR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFMSIX_PBA_PENBIT_SHIFT 0
|
|
|
|
#define I40E_VFMSIX_PBA_PENBIT_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_PBA_PENBIT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFMSIX_TADD(_i) (0x00000000 + ((_i) * 16)) /* _i=0...16 */ /* Reset: VFLR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFMSIX_TADD_MAX_INDEX 16
|
|
|
|
#define I40E_VFMSIX_TADD_MSIXTADD10_SHIFT 0
|
|
|
|
#define I40E_VFMSIX_TADD_MSIXTADD10_MASK I40E_MASK(0x3, I40E_VFMSIX_TADD_MSIXTADD10_SHIFT)
|
|
|
|
#define I40E_VFMSIX_TADD_MSIXTADD_SHIFT 2
|
|
|
|
#define I40E_VFMSIX_TADD_MSIXTADD_MASK I40E_MASK(0x3FFFFFFF, I40E_VFMSIX_TADD_MSIXTADD_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFMSIX_TMSG(_i) (0x00000008 + ((_i) * 16)) /* _i=0...16 */ /* Reset: VFLR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFMSIX_TMSG_MAX_INDEX 16
|
|
|
|
#define I40E_VFMSIX_TMSG_MSIXTMSG_SHIFT 0
|
|
|
|
#define I40E_VFMSIX_TMSG_MSIXTMSG_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_TMSG_MSIXTMSG_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFMSIX_TUADD(_i) (0x00000004 + ((_i) * 16)) /* _i=0...16 */ /* Reset: VFLR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFMSIX_TUADD_MAX_INDEX 16
|
|
|
|
#define I40E_VFMSIX_TUADD_MSIXTUADD_SHIFT 0
|
|
|
|
#define I40E_VFMSIX_TUADD_MSIXTUADD_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_TUADD_MSIXTUADD_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFMSIX_TVCTRL(_i) (0x0000000C + ((_i) * 16)) /* _i=0...16 */ /* Reset: VFLR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFMSIX_TVCTRL_MAX_INDEX 16
|
|
|
|
#define I40E_VFMSIX_TVCTRL_MASK_SHIFT 0
|
|
|
|
#define I40E_VFMSIX_TVCTRL_MASK_MASK I40E_MASK(0x1, I40E_VFMSIX_TVCTRL_MASK_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFCM_PE_ERRDATA 0x0000DC00 /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFCM_PE_ERRDATA_ERROR_CODE_SHIFT 0
|
|
|
|
#define I40E_VFCM_PE_ERRDATA_ERROR_CODE_MASK I40E_MASK(0xF, I40E_VFCM_PE_ERRDATA_ERROR_CODE_SHIFT)
|
|
|
|
#define I40E_VFCM_PE_ERRDATA_Q_TYPE_SHIFT 4
|
|
|
|
#define I40E_VFCM_PE_ERRDATA_Q_TYPE_MASK I40E_MASK(0x7, I40E_VFCM_PE_ERRDATA_Q_TYPE_SHIFT)
|
|
|
|
#define I40E_VFCM_PE_ERRDATA_Q_NUM_SHIFT 8
|
|
|
|
#define I40E_VFCM_PE_ERRDATA_Q_NUM_MASK I40E_MASK(0x3FFFF, I40E_VFCM_PE_ERRDATA_Q_NUM_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFCM_PE_ERRINFO 0x0000D800 /* Reset: VFR */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFCM_PE_ERRINFO_ERROR_VALID_SHIFT 0
|
|
|
|
#define I40E_VFCM_PE_ERRINFO_ERROR_VALID_MASK I40E_MASK(0x1, I40E_VFCM_PE_ERRINFO_ERROR_VALID_SHIFT)
|
|
|
|
#define I40E_VFCM_PE_ERRINFO_ERROR_INST_SHIFT 4
|
|
|
|
#define I40E_VFCM_PE_ERRINFO_ERROR_INST_MASK I40E_MASK(0x7, I40E_VFCM_PE_ERRINFO_ERROR_INST_SHIFT)
|
|
|
|
#define I40E_VFCM_PE_ERRINFO_DBL_ERROR_CNT_SHIFT 8
|
|
|
|
#define I40E_VFCM_PE_ERRINFO_DBL_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO_DBL_ERROR_CNT_SHIFT)
|
|
|
|
#define I40E_VFCM_PE_ERRINFO_RLU_ERROR_CNT_SHIFT 16
|
|
|
|
#define I40E_VFCM_PE_ERRINFO_RLU_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO_RLU_ERROR_CNT_SHIFT)
|
|
|
|
#define I40E_VFCM_PE_ERRINFO_RLS_ERROR_CNT_SHIFT 24
|
|
|
|
#define I40E_VFCM_PE_ERRINFO_RLS_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO_RLS_ERROR_CNT_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFQF_HENA(_i) (0x0000C400 + ((_i) * 4)) /* _i=0...1 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFQF_HENA_MAX_INDEX 1
|
|
|
|
#define I40E_VFQF_HENA_PTYPE_ENA_SHIFT 0
|
|
|
|
#define I40E_VFQF_HENA_PTYPE_ENA_MASK I40E_MASK(0xFFFFFFFF, I40E_VFQF_HENA_PTYPE_ENA_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFQF_HKEY(_i) (0x0000CC00 + ((_i) * 4)) /* _i=0...12 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFQF_HKEY_MAX_INDEX 12
|
|
|
|
#define I40E_VFQF_HKEY_KEY_0_SHIFT 0
|
|
|
|
#define I40E_VFQF_HKEY_KEY_0_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY_KEY_0_SHIFT)
|
|
|
|
#define I40E_VFQF_HKEY_KEY_1_SHIFT 8
|
|
|
|
#define I40E_VFQF_HKEY_KEY_1_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY_KEY_1_SHIFT)
|
|
|
|
#define I40E_VFQF_HKEY_KEY_2_SHIFT 16
|
|
|
|
#define I40E_VFQF_HKEY_KEY_2_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY_KEY_2_SHIFT)
|
|
|
|
#define I40E_VFQF_HKEY_KEY_3_SHIFT 24
|
|
|
|
#define I40E_VFQF_HKEY_KEY_3_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY_KEY_3_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFQF_HLUT(_i) (0x0000D000 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFQF_HLUT_MAX_INDEX 15
|
|
|
|
#define I40E_VFQF_HLUT_LUT0_SHIFT 0
|
|
|
|
#define I40E_VFQF_HLUT_LUT0_MASK I40E_MASK(0xF, I40E_VFQF_HLUT_LUT0_SHIFT)
|
|
|
|
#define I40E_VFQF_HLUT_LUT1_SHIFT 8
|
|
|
|
#define I40E_VFQF_HLUT_LUT1_MASK I40E_MASK(0xF, I40E_VFQF_HLUT_LUT1_SHIFT)
|
|
|
|
#define I40E_VFQF_HLUT_LUT2_SHIFT 16
|
|
|
|
#define I40E_VFQF_HLUT_LUT2_MASK I40E_MASK(0xF, I40E_VFQF_HLUT_LUT2_SHIFT)
|
|
|
|
#define I40E_VFQF_HLUT_LUT3_SHIFT 24
|
|
|
|
#define I40E_VFQF_HLUT_LUT3_MASK I40E_MASK(0xF, I40E_VFQF_HLUT_LUT3_SHIFT)
|
2014-07-28 21:57:09 +00:00
|
|
|
#define I40E_VFQF_HREGION(_i) (0x0000D400 + ((_i) * 4)) /* _i=0...7 */ /* Reset: CORER */
|
2014-05-19 01:21:02 +00:00
|
|
|
#define I40E_VFQF_HREGION_MAX_INDEX 7
|
|
|
|
#define I40E_VFQF_HREGION_OVERRIDE_ENA_0_SHIFT 0
|
|
|
|
#define I40E_VFQF_HREGION_OVERRIDE_ENA_0_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_0_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION_REGION_0_SHIFT 1
|
|
|
|
#define I40E_VFQF_HREGION_REGION_0_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_0_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION_OVERRIDE_ENA_1_SHIFT 4
|
|
|
|
#define I40E_VFQF_HREGION_OVERRIDE_ENA_1_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_1_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION_REGION_1_SHIFT 5
|
|
|
|
#define I40E_VFQF_HREGION_REGION_1_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_1_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION_OVERRIDE_ENA_2_SHIFT 8
|
|
|
|
#define I40E_VFQF_HREGION_OVERRIDE_ENA_2_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_2_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION_REGION_2_SHIFT 9
|
|
|
|
#define I40E_VFQF_HREGION_REGION_2_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_2_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION_OVERRIDE_ENA_3_SHIFT 12
|
|
|
|
#define I40E_VFQF_HREGION_OVERRIDE_ENA_3_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_3_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION_REGION_3_SHIFT 13
|
|
|
|
#define I40E_VFQF_HREGION_REGION_3_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_3_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION_OVERRIDE_ENA_4_SHIFT 16
|
|
|
|
#define I40E_VFQF_HREGION_OVERRIDE_ENA_4_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_4_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION_REGION_4_SHIFT 17
|
|
|
|
#define I40E_VFQF_HREGION_REGION_4_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_4_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION_OVERRIDE_ENA_5_SHIFT 20
|
|
|
|
#define I40E_VFQF_HREGION_OVERRIDE_ENA_5_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_5_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION_REGION_5_SHIFT 21
|
|
|
|
#define I40E_VFQF_HREGION_REGION_5_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_5_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION_OVERRIDE_ENA_6_SHIFT 24
|
|
|
|
#define I40E_VFQF_HREGION_OVERRIDE_ENA_6_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_6_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION_REGION_6_SHIFT 25
|
|
|
|
#define I40E_VFQF_HREGION_REGION_6_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_6_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION_OVERRIDE_ENA_7_SHIFT 28
|
|
|
|
#define I40E_VFQF_HREGION_OVERRIDE_ENA_7_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_7_SHIFT)
|
|
|
|
#define I40E_VFQF_HREGION_REGION_7_SHIFT 29
|
|
|
|
#define I40E_VFQF_HREGION_REGION_7_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_7_SHIFT)
|
2015-01-12 18:32:45 +00:00
|
|
|
#endif /* _I40E_REGISTER_H_ */
|