2008-04-02 22:00:36 +00:00
|
|
|
/******************************************************************************
|
|
|
|
|
Add support for the new I350 family of 1G interfaces.
- this also includes virtualization support on these devices
Correct some vlan issues we were seeing in test, jumbo frames on vlans
did not work correctly, this was all due to confused logic around HW
filters, the new code should now work for all uses.
Important fix: when mbuf resources are depeleted, it was possible to
completely empty the RX ring, and then the RX engine would stall
forever. This is fixed by a flag being set whenever the refresh code
fails due to an mbuf shortage, also the local timer now makes sure
that all queues get an interrupt when it runs, the interrupt code
will then always call rxeof, and in that routine the first thing done
is now to check the refresh flag and call refresh_mbufs. This has been
verified to fix this type 'hang'. Similar code will follow in the other
drivers.
Finally, sync up shared code for the I350 support.
Thanks to everyone that has been reporting issues, and helping in the
debug/test process!!
2011-02-11 01:00:26 +00:00
|
|
|
Copyright (c) 2001-2010, Intel Corporation
|
2008-04-02 22:00:36 +00:00
|
|
|
All rights reserved.
|
|
|
|
|
|
|
|
Redistribution and use in source and binary forms, with or without
|
|
|
|
modification, are permitted provided that the following conditions are met:
|
|
|
|
|
|
|
|
1. Redistributions of source code must retain the above copyright notice,
|
|
|
|
this list of conditions and the following disclaimer.
|
|
|
|
|
|
|
|
2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
notice, this list of conditions and the following disclaimer in the
|
|
|
|
documentation and/or other materials provided with the distribution.
|
|
|
|
|
|
|
|
3. Neither the name of the Intel Corporation nor the names of its
|
|
|
|
contributors may be used to endorse or promote products derived from
|
|
|
|
this software without specific prior written permission.
|
|
|
|
|
|
|
|
THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
|
|
|
AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
|
|
IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
|
|
ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
|
|
|
|
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
|
|
|
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
|
|
|
SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
|
|
|
INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
|
|
|
CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
|
|
ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
|
|
|
|
******************************************************************************/
|
|
|
|
/*$FreeBSD$*/
|
|
|
|
|
|
|
|
#include "e1000_api.h"
|
|
|
|
|
|
|
|
/*
|
|
|
|
* NOTE: the following routines using the e1000
|
|
|
|
* naming style are provided to the shared
|
|
|
|
* code but are OS specific
|
|
|
|
*/
|
|
|
|
|
|
|
|
void
|
2009-06-24 17:41:29 +00:00
|
|
|
e1000_write_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value)
|
2008-04-02 22:00:36 +00:00
|
|
|
{
|
|
|
|
pci_write_config(((struct e1000_osdep *)hw->back)->dev, reg, *value, 2);
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
2009-06-24 17:41:29 +00:00
|
|
|
e1000_read_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value)
|
2008-04-02 22:00:36 +00:00
|
|
|
{
|
|
|
|
*value = pci_read_config(((struct e1000_osdep *)hw->back)->dev, reg, 2);
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
e1000_pci_set_mwi(struct e1000_hw *hw)
|
|
|
|
{
|
|
|
|
pci_write_config(((struct e1000_osdep *)hw->back)->dev, PCIR_COMMAND,
|
|
|
|
(hw->bus.pci_cmd_word | CMD_MEM_WRT_INVALIDATE), 2);
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
e1000_pci_clear_mwi(struct e1000_hw *hw)
|
|
|
|
{
|
|
|
|
pci_write_config(((struct e1000_osdep *)hw->back)->dev, PCIR_COMMAND,
|
|
|
|
(hw->bus.pci_cmd_word & ~CMD_MEM_WRT_INVALIDATE), 2);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Read the PCI Express capabilities
|
|
|
|
*/
|
|
|
|
int32_t
|
2009-06-24 17:41:29 +00:00
|
|
|
e1000_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
|
2008-04-02 22:00:36 +00:00
|
|
|
{
|
2009-06-24 17:41:29 +00:00
|
|
|
device_t dev = ((struct e1000_osdep *)hw->back)->dev;
|
|
|
|
u32 offset;
|
2008-04-02 22:00:36 +00:00
|
|
|
|
2011-03-23 13:10:15 +00:00
|
|
|
pci_find_cap(dev, PCIY_EXPRESS, &offset);
|
2009-06-24 17:41:29 +00:00
|
|
|
*value = pci_read_config(dev, offset + reg, 2);
|
|
|
|
return (E1000_SUCCESS);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Write the PCI Express capabilities
|
|
|
|
*/
|
|
|
|
int32_t
|
|
|
|
e1000_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
|
|
|
|
{
|
|
|
|
device_t dev = ((struct e1000_osdep *)hw->back)->dev;
|
|
|
|
u32 offset;
|
|
|
|
|
2011-03-23 13:10:15 +00:00
|
|
|
pci_find_cap(dev, PCIY_EXPRESS, &offset);
|
2009-06-24 17:41:29 +00:00
|
|
|
pci_write_config(dev, offset + reg, *value, 2);
|
2008-04-02 22:00:36 +00:00
|
|
|
return (E1000_SUCCESS);
|
|
|
|
}
|