2001-12-02 07:37:17 +00:00
|
|
|
/**************************************************************************
|
|
|
|
|
2006-08-03 09:20:11 +00:00
|
|
|
Copyright (c) 2001-2006, Intel Corporation
|
2001-12-02 07:37:17 +00:00
|
|
|
All rights reserved.
|
|
|
|
|
2002-09-24 16:27:59 +00:00
|
|
|
Redistribution and use in source and binary forms, with or without
|
|
|
|
modification, are permitted provided that the following conditions are met:
|
2001-12-02 07:37:17 +00:00
|
|
|
|
2002-09-24 16:27:59 +00:00
|
|
|
1. Redistributions of source code must retain the above copyright notice,
|
|
|
|
this list of conditions and the following disclaimer.
|
2001-12-02 07:37:17 +00:00
|
|
|
|
2002-09-24 16:27:59 +00:00
|
|
|
2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
notice, this list of conditions and the following disclaimer in the
|
|
|
|
documentation and/or other materials provided with the distribution.
|
2001-12-02 07:37:17 +00:00
|
|
|
|
|
|
|
3. Neither the name of the Intel Corporation nor the names of its
|
2002-09-24 16:27:59 +00:00
|
|
|
contributors may be used to endorse or promote products derived from
|
|
|
|
this software without specific prior written permission.
|
2001-12-02 07:37:17 +00:00
|
|
|
|
|
|
|
THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
|
|
|
AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
|
|
IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
2002-09-24 16:27:59 +00:00
|
|
|
ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
|
|
|
|
LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
|
|
|
CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
|
|
|
SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
|
|
|
INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
|
|
|
CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
|
|
ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
POSSIBILITY OF SUCH DAMAGE.
|
2001-12-02 07:37:17 +00:00
|
|
|
|
|
|
|
***************************************************************************/
|
2006-10-28 08:11:07 +00:00
|
|
|
|
2002-02-13 18:19:27 +00:00
|
|
|
/*$FreeBSD$*/
|
|
|
|
|
2001-12-02 07:37:17 +00:00
|
|
|
#ifndef _EM_H_DEFINED_
|
|
|
|
#define _EM_H_DEFINED_
|
|
|
|
|
2002-12-23 19:11:23 +00:00
|
|
|
/* Tunables */
|
|
|
|
|
|
|
|
/*
|
2005-11-10 11:44:37 +00:00
|
|
|
* EM_TXD: Maximum number of Transmit Descriptors
|
2002-11-08 18:14:17 +00:00
|
|
|
* Valid Range: 80-256 for 82542 and 82543-based adapters
|
2003-06-05 17:51:38 +00:00
|
|
|
* 80-4096 for others
|
2002-11-08 18:14:17 +00:00
|
|
|
* Default Value: 256
|
|
|
|
* This value is the number of transmit descriptors allocated by the driver.
|
|
|
|
* Increasing this value allows the driver to queue more transmits. Each
|
2002-12-23 19:11:23 +00:00
|
|
|
* descriptor is 16 bytes.
|
2005-11-21 04:17:43 +00:00
|
|
|
* Since TDLEN should be multiple of 128bytes, the number of transmit
|
|
|
|
* desscriptors should meet the following condition.
|
|
|
|
* (num_tx_desc * sizeof(struct em_tx_desc)) % 128 == 0
|
2002-12-23 19:11:23 +00:00
|
|
|
*/
|
2005-11-17 10:13:18 +00:00
|
|
|
#define EM_MIN_TXD 80
|
|
|
|
#define EM_MAX_TXD_82543 256
|
|
|
|
#define EM_MAX_TXD 4096
|
|
|
|
#define EM_DEFAULT_TXD EM_MAX_TXD_82543
|
2002-11-08 18:14:17 +00:00
|
|
|
|
|
|
|
/*
|
2005-11-10 11:44:37 +00:00
|
|
|
* EM_RXD - Maximum number of receive Descriptors
|
2002-11-08 18:14:17 +00:00
|
|
|
* Valid Range: 80-256 for 82542 and 82543-based adapters
|
2003-06-05 17:51:38 +00:00
|
|
|
* 80-4096 for others
|
2002-12-23 19:11:23 +00:00
|
|
|
* Default Value: 256
|
2002-11-08 18:14:17 +00:00
|
|
|
* This value is the number of receive descriptors allocated by the driver.
|
|
|
|
* Increasing this value allows the driver to buffer more incoming packets.
|
|
|
|
* Each descriptor is 16 bytes. A receive buffer is also allocated for each
|
|
|
|
* descriptor. The maximum MTU size is 16110.
|
2005-11-21 04:17:43 +00:00
|
|
|
* Since TDLEN should be multiple of 128bytes, the number of transmit
|
|
|
|
* desscriptors should meet the following condition.
|
|
|
|
* (num_tx_desc * sizeof(struct em_tx_desc)) % 128 == 0
|
2002-11-08 18:14:17 +00:00
|
|
|
*/
|
2005-11-17 10:13:18 +00:00
|
|
|
#define EM_MIN_RXD 80
|
|
|
|
#define EM_MAX_RXD_82543 256
|
|
|
|
#define EM_MAX_RXD 4096
|
|
|
|
#define EM_DEFAULT_RXD EM_MAX_RXD_82543
|
2002-11-08 18:14:17 +00:00
|
|
|
|
|
|
|
/*
|
2003-08-27 21:52:37 +00:00
|
|
|
* EM_TIDV - Transmit Interrupt Delay Value
|
2002-11-08 18:14:17 +00:00
|
|
|
* Valid Range: 0-65535 (0=off)
|
|
|
|
* Default Value: 64
|
|
|
|
* This value delays the generation of transmit interrupts in units of
|
|
|
|
* 1.024 microseconds. Transmit interrupt reduction can improve CPU
|
|
|
|
* efficiency if properly tuned for specific network traffic. If the
|
|
|
|
* system is reporting dropped transmits, this value may be set too high
|
|
|
|
* causing the driver to run out of available transmit descriptors.
|
|
|
|
*/
|
2002-12-23 19:11:23 +00:00
|
|
|
#define EM_TIDV 64
|
|
|
|
|
|
|
|
/*
|
2006-10-31 15:00:14 +00:00
|
|
|
* EM_TADV - Transmit Absolute Interrupt Delay Value
|
|
|
|
* (Not valid for 82542/82543/82544)
|
2002-12-23 19:11:23 +00:00
|
|
|
* Valid Range: 0-65535 (0=off)
|
|
|
|
* Default Value: 64
|
|
|
|
* This value, in units of 1.024 microseconds, limits the delay in which a
|
2003-08-27 21:52:37 +00:00
|
|
|
* transmit interrupt is generated. Useful only if EM_TIDV is non-zero,
|
2002-12-23 19:11:23 +00:00
|
|
|
* this value ensures that an interrupt is generated after the initial
|
|
|
|
* packet is sent on the wire within the set amount of time. Proper tuning,
|
2003-08-27 21:52:37 +00:00
|
|
|
* along with EM_TIDV, may improve traffic throughput in specific
|
2002-12-23 19:11:23 +00:00
|
|
|
* network conditions.
|
|
|
|
*/
|
|
|
|
#define EM_TADV 64
|
2002-11-08 18:14:17 +00:00
|
|
|
|
|
|
|
/*
|
2003-08-27 21:52:37 +00:00
|
|
|
* EM_RDTR - Receive Interrupt Delay Timer (Packet Timer)
|
2002-11-08 18:14:17 +00:00
|
|
|
* Valid Range: 0-65535 (0=off)
|
|
|
|
* Default Value: 0
|
|
|
|
* This value delays the generation of receive interrupts in units of 1.024
|
|
|
|
* microseconds. Receive interrupt reduction can improve CPU efficiency if
|
|
|
|
* properly tuned for specific network traffic. Increasing this value adds
|
|
|
|
* extra latency to frame reception and can end up decreasing the throughput
|
|
|
|
* of TCP traffic. If the system is reporting dropped receives, this value
|
|
|
|
* may be set too high, causing the driver to run out of available receive
|
|
|
|
* descriptors.
|
|
|
|
*
|
2003-08-27 21:52:37 +00:00
|
|
|
* CAUTION: When setting EM_RDTR to a value other than 0, adapters
|
2002-12-23 19:11:23 +00:00
|
|
|
* may hang (stop transmitting) under certain network conditions.
|
2006-10-31 15:00:14 +00:00
|
|
|
* If this occurs a WATCHDOG message is logged in the system
|
|
|
|
* event log. In addition, the controller is automatically reset,
|
|
|
|
* restoring the network connection. To eliminate the potential
|
|
|
|
* for the hang ensure that EM_RDTR is set to 0.
|
2002-11-08 18:14:17 +00:00
|
|
|
*/
|
2002-12-23 19:11:23 +00:00
|
|
|
#define EM_RDTR 0
|
|
|
|
|
|
|
|
/*
|
2003-08-27 21:52:37 +00:00
|
|
|
* Receive Interrupt Absolute Delay Timer (Not valid for 82542/82543/82544)
|
2002-12-23 19:11:23 +00:00
|
|
|
* Valid Range: 0-65535 (0=off)
|
|
|
|
* Default Value: 64
|
|
|
|
* This value, in units of 1.024 microseconds, limits the delay in which a
|
2003-08-27 21:52:37 +00:00
|
|
|
* receive interrupt is generated. Useful only if EM_RDTR is non-zero,
|
2002-12-23 19:11:23 +00:00
|
|
|
* this value ensures that an interrupt is generated after the initial
|
|
|
|
* packet is received within the set amount of time. Proper tuning,
|
2003-08-27 21:52:37 +00:00
|
|
|
* along with EM_RDTR, may improve traffic throughput in specific network
|
2002-12-23 19:11:23 +00:00
|
|
|
* conditions.
|
|
|
|
*/
|
|
|
|
#define EM_RADV 64
|
2002-11-08 18:14:17 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Inform the stack about transmit checksum offload capabilities.
|
|
|
|
*/
|
2001-12-02 07:37:17 +00:00
|
|
|
#define EM_CHECKSUM_FEATURES (CSUM_TCP | CSUM_UDP)
|
2002-11-08 18:14:17 +00:00
|
|
|
|
2006-09-09 06:19:20 +00:00
|
|
|
/*
|
|
|
|
* Inform the stack about transmit segmentation offload capabilities.
|
|
|
|
*/
|
2006-10-28 08:11:07 +00:00
|
|
|
#define EM_TCPSEG_FEATURES CSUM_TSO
|
2006-09-09 06:19:20 +00:00
|
|
|
|
2002-11-08 18:14:17 +00:00
|
|
|
/*
|
|
|
|
* This parameter controls the duration of transmit watchdog timer.
|
|
|
|
*/
|
2001-12-02 07:37:17 +00:00
|
|
|
#define EM_TX_TIMEOUT 5 /* set to 5 seconds */
|
|
|
|
|
2002-11-08 18:14:17 +00:00
|
|
|
/*
|
|
|
|
* This parameter controls when the driver calls the routine to reclaim
|
|
|
|
* transmit descriptors.
|
|
|
|
*/
|
2006-08-03 19:05:04 +00:00
|
|
|
#define EM_TX_CLEANUP_THRESHOLD (adapter->num_tx_desc / 8)
|
2002-11-08 18:14:17 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* This parameter controls whether or not autonegotation is enabled.
|
|
|
|
* 0 - Disable autonegotiation
|
|
|
|
* 1 - Enable autonegotiation
|
|
|
|
*/
|
|
|
|
#define DO_AUTO_NEG 1
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This parameter control whether or not the driver will wait for
|
|
|
|
* autonegotiation to complete.
|
|
|
|
* 1 - Wait for autonegotiation to complete
|
|
|
|
* 0 - Don't wait for autonegotiation to complete
|
|
|
|
*/
|
2003-06-05 17:51:38 +00:00
|
|
|
#define WAIT_FOR_AUTO_NEG_DEFAULT 0
|
2002-11-08 18:14:17 +00:00
|
|
|
|
2003-08-27 21:52:37 +00:00
|
|
|
/*
|
2006-10-28 08:11:07 +00:00
|
|
|
* EM_MASTER_SLAVE is only defined to enable a workaround for a known compatibility issue
|
|
|
|
* with 82541/82547 devices and some switches. See the "Known Limitations" section of
|
|
|
|
* the README file for a complete description and a list of affected switches.
|
2003-08-27 21:52:37 +00:00
|
|
|
*
|
|
|
|
* 0 = Hardware default
|
|
|
|
* 1 = Master mode
|
|
|
|
* 2 = Slave mode
|
|
|
|
* 3 = Auto master/slave
|
|
|
|
*/
|
|
|
|
/* #define EM_MASTER_SLAVE 2 */
|
2002-11-08 18:14:17 +00:00
|
|
|
|
2006-11-23 05:43:39 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Limitation of some PCIe chipsets when using TSO
|
|
|
|
*/
|
|
|
|
#define EM_TSO_PCIE_SEGMENT_SIZE 4096
|
|
|
|
|
2002-11-08 18:14:17 +00:00
|
|
|
/* Tunables -- End */
|
2001-12-02 07:37:17 +00:00
|
|
|
|
2006-10-28 08:11:07 +00:00
|
|
|
#define AUTONEG_ADV_DEFAULT (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
|
|
|
|
ADVERTISE_100_HALF | ADVERTISE_100_FULL | \
|
|
|
|
ADVERTISE_1000_FULL)
|
2002-12-23 19:11:23 +00:00
|
|
|
|
2001-12-02 07:37:17 +00:00
|
|
|
#define EM_VENDOR_ID 0x8086
|
2006-10-28 08:11:07 +00:00
|
|
|
#define EM_FLASH 0x0014 /* Flash memory on ICH8 */
|
2003-03-21 21:47:31 +00:00
|
|
|
|
2001-12-02 07:37:17 +00:00
|
|
|
#define EM_JUMBO_PBA 0x00000028
|
|
|
|
#define EM_DEFAULT_PBA 0x00000030
|
2003-03-21 21:47:31 +00:00
|
|
|
#define EM_SMARTSPEED_DOWNSHIFT 3
|
|
|
|
#define EM_SMARTSPEED_MAX 15
|
|
|
|
|
2001-12-02 07:37:17 +00:00
|
|
|
#define MAX_NUM_MULTICAST_ADDRESSES 128
|
|
|
|
#define PCI_ANY_ID (~0U)
|
|
|
|
#define ETHER_ALIGN 2
|
|
|
|
|
2006-08-03 09:20:11 +00:00
|
|
|
/*
|
|
|
|
* TDBA/RDBA should be aligned on 16 byte boundary. But TDLEN/RDLEN should be
|
|
|
|
* multiple of 128 bytes. So we align TDBA/RDBA on 128 byte boundary. This will
|
|
|
|
* also optimize cache line size effect. H/W supports up to cache line size 128.
|
|
|
|
*/
|
|
|
|
#define EM_DBA_ALIGN 128
|
|
|
|
|
|
|
|
#define SPEED_MODE_BIT (1<<21) /* On PCI-E MACs only */
|
|
|
|
|
2006-10-31 15:00:14 +00:00
|
|
|
/* PCI Config defines */
|
|
|
|
#define EM_BAR_TYPE(v) ((v) & EM_BAR_TYPE_MASK)
|
|
|
|
#define EM_BAR_TYPE_MASK 0x00000001
|
|
|
|
#define EM_BAR_TYPE_MMEM 0x00000000
|
|
|
|
#define EM_BAR_TYPE_IO 0x00000001
|
|
|
|
#define EM_BAR_MEM_TYPE(v) ((v) & EM_BAR_MEM_TYPE_MASK)
|
|
|
|
#define EM_BAR_MEM_TYPE_MASK 0x00000006
|
|
|
|
#define EM_BAR_MEM_TYPE_32BIT 0x00000000
|
|
|
|
#define EM_BAR_MEM_TYPE_64BIT 0x00000004
|
|
|
|
|
2001-12-02 07:37:17 +00:00
|
|
|
/* Defines for printing debug information */
|
|
|
|
#define DEBUG_INIT 0
|
|
|
|
#define DEBUG_IOCTL 0
|
|
|
|
#define DEBUG_HW 0
|
|
|
|
|
|
|
|
#define INIT_DEBUGOUT(S) if (DEBUG_INIT) printf(S "\n")
|
|
|
|
#define INIT_DEBUGOUT1(S, A) if (DEBUG_INIT) printf(S "\n", A)
|
|
|
|
#define INIT_DEBUGOUT2(S, A, B) if (DEBUG_INIT) printf(S "\n", A, B)
|
|
|
|
#define IOCTL_DEBUGOUT(S) if (DEBUG_IOCTL) printf(S "\n")
|
|
|
|
#define IOCTL_DEBUGOUT1(S, A) if (DEBUG_IOCTL) printf(S "\n", A)
|
|
|
|
#define IOCTL_DEBUGOUT2(S, A, B) if (DEBUG_IOCTL) printf(S "\n", A, B)
|
|
|
|
#define HW_DEBUGOUT(S) if (DEBUG_HW) printf(S "\n")
|
|
|
|
#define HW_DEBUGOUT1(S, A) if (DEBUG_HW) printf(S "\n", A)
|
|
|
|
#define HW_DEBUGOUT2(S, A, B) if (DEBUG_HW) printf(S "\n", A, B)
|
2002-04-06 00:36:53 +00:00
|
|
|
|
2001-12-02 07:37:17 +00:00
|
|
|
|
|
|
|
/* Supported RX Buffer Sizes */
|
|
|
|
#define EM_RXBUFFER_2048 2048
|
|
|
|
#define EM_RXBUFFER_4096 4096
|
|
|
|
#define EM_RXBUFFER_8192 8192
|
|
|
|
#define EM_RXBUFFER_16384 16384
|
|
|
|
|
2006-10-28 08:11:07 +00:00
|
|
|
#define EM_MAX_SCATTER 64
|
|
|
|
#define EM_TSO_SIZE 65535
|
2003-08-27 21:52:37 +00:00
|
|
|
|
2006-10-28 00:47:55 +00:00
|
|
|
typedef enum _XSUM_CONTEXT_T {
|
|
|
|
OFFLOAD_NONE,
|
|
|
|
OFFLOAD_TCP_IP,
|
|
|
|
OFFLOAD_UDP_IP
|
|
|
|
} XSUM_CONTEXT_T;
|
|
|
|
|
2006-10-28 08:11:07 +00:00
|
|
|
struct adapter;
|
|
|
|
|
2006-10-28 00:47:55 +00:00
|
|
|
struct em_int_delay_info {
|
2006-10-28 08:11:07 +00:00
|
|
|
struct adapter *adapter; /* Back-pointer to the adapter struct */
|
|
|
|
int offset; /* Register offset to read/write */
|
|
|
|
int value; /* Current value in usecs */
|
2006-10-28 00:47:55 +00:00
|
|
|
};
|
|
|
|
|
2006-10-28 08:11:07 +00:00
|
|
|
/*
|
|
|
|
* Bus dma allocation structure used by
|
|
|
|
* em_dma_malloc() and em_dma_free().
|
|
|
|
*/
|
|
|
|
struct em_dma_alloc {
|
|
|
|
bus_addr_t dma_paddr;
|
|
|
|
caddr_t dma_vaddr;
|
|
|
|
bus_dma_tag_t dma_tag;
|
|
|
|
bus_dmamap_t dma_map;
|
|
|
|
bus_dma_segment_t dma_seg;
|
|
|
|
int dma_nseg;
|
|
|
|
};
|
2006-10-28 00:47:55 +00:00
|
|
|
|
2006-10-28 08:11:07 +00:00
|
|
|
/* Driver softc. */
|
2006-08-03 19:05:04 +00:00
|
|
|
struct adapter {
|
2006-02-15 08:39:50 +00:00
|
|
|
struct ifnet *ifp;
|
|
|
|
struct em_hw hw;
|
2002-06-03 22:30:51 +00:00
|
|
|
|
2006-02-15 08:39:50 +00:00
|
|
|
/* FreeBSD operating-system-specific structures. */
|
2002-06-03 22:30:51 +00:00
|
|
|
struct em_osdep osdep;
|
2006-02-15 08:39:50 +00:00
|
|
|
struct device *dev;
|
2002-06-03 22:30:51 +00:00
|
|
|
struct resource *res_memory;
|
2006-08-03 09:20:11 +00:00
|
|
|
struct resource *flash_mem;
|
2006-02-15 08:39:50 +00:00
|
|
|
struct resource *res_ioport;
|
|
|
|
struct resource *res_interrupt;
|
|
|
|
void *int_handler_tag;
|
|
|
|
struct ifmedia media;
|
2003-09-23 00:18:25 +00:00
|
|
|
struct callout timer;
|
|
|
|
struct callout tx_fifo_timer;
|
2006-11-09 16:00:18 +00:00
|
|
|
int watchdog_timer;
|
2006-02-15 08:39:50 +00:00
|
|
|
int io_rid;
|
2006-11-15 20:04:57 +00:00
|
|
|
int msi;
|
2006-07-20 04:18:45 +00:00
|
|
|
int if_flags;
|
2003-09-23 00:18:25 +00:00
|
|
|
struct mtx mtx;
|
2004-11-12 11:03:07 +00:00
|
|
|
int em_insert_vlan_header;
|
2006-10-28 08:11:07 +00:00
|
|
|
struct task link_task;
|
|
|
|
struct task rxtx_task;
|
|
|
|
struct taskqueue *tq; /* private task queue */
|
|
|
|
|
2002-06-03 22:30:51 +00:00
|
|
|
/* Info about the board itself */
|
2006-02-15 08:39:50 +00:00
|
|
|
uint32_t part_num;
|
|
|
|
uint8_t link_active;
|
|
|
|
uint16_t link_speed;
|
|
|
|
uint16_t link_duplex;
|
|
|
|
uint32_t smartspeed;
|
2003-08-01 17:33:59 +00:00
|
|
|
struct em_int_delay_info tx_int_delay;
|
|
|
|
struct em_int_delay_info tx_abs_int_delay;
|
|
|
|
struct em_int_delay_info rx_int_delay;
|
|
|
|
struct em_int_delay_info rx_abs_int_delay;
|
2002-06-03 22:30:51 +00:00
|
|
|
|
|
|
|
XSUM_CONTEXT_T active_checksum_context;
|
|
|
|
|
2002-12-23 19:11:23 +00:00
|
|
|
/*
|
2006-02-15 08:39:50 +00:00
|
|
|
* Transmit definitions
|
|
|
|
*
|
|
|
|
* We have an array of num_tx_desc descriptors (handled
|
|
|
|
* by the controller) paired with an array of tx_buffers
|
|
|
|
* (at tx_buffer_area).
|
|
|
|
* The index of the next available descriptor is next_avail_tx_desc.
|
|
|
|
* The number of remaining tx_desc is num_tx_desc_avail.
|
|
|
|
*/
|
|
|
|
struct em_dma_alloc txdma; /* bus_dma glue for tx desc */
|
|
|
|
struct em_tx_desc *tx_desc_base;
|
|
|
|
uint32_t next_avail_tx_desc;
|
2006-10-31 16:19:21 +00:00
|
|
|
uint32_t next_tx_to_clean;
|
2006-02-15 08:39:50 +00:00
|
|
|
volatile uint16_t num_tx_desc_avail;
|
|
|
|
uint16_t num_tx_desc;
|
|
|
|
uint32_t txd_cmd;
|
|
|
|
struct em_buffer *tx_buffer_area;
|
|
|
|
bus_dma_tag_t txtag; /* dma tag for tx */
|
2006-10-28 08:11:07 +00:00
|
|
|
uint32_t tx_tso; /* last tx was tso */
|
2002-12-23 19:11:23 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Receive definitions
|
2006-02-15 08:39:50 +00:00
|
|
|
*
|
|
|
|
* we have an array of num_rx_desc rx_desc (handled by the
|
|
|
|
* controller), and paired with an array of rx_buffers
|
|
|
|
* (at rx_buffer_area).
|
|
|
|
* The next pair to check on receive is at offset next_rx_desc_to_check
|
|
|
|
*/
|
|
|
|
struct em_dma_alloc rxdma; /* bus_dma glue for rx desc */
|
|
|
|
struct em_rx_desc *rx_desc_base;
|
|
|
|
uint32_t next_rx_desc_to_check;
|
|
|
|
uint32_t rx_buffer_len;
|
|
|
|
uint16_t num_rx_desc;
|
|
|
|
int rx_process_limit;
|
|
|
|
struct em_buffer *rx_buffer_area;
|
|
|
|
bus_dma_tag_t rxtag;
|
2006-10-28 08:11:07 +00:00
|
|
|
bus_dmamap_t rx_sparemap;
|
2006-02-15 08:39:50 +00:00
|
|
|
|
2006-10-28 08:11:07 +00:00
|
|
|
/* First/last mbuf pointers, for collecting multisegment RX packets. */
|
2006-02-15 08:39:50 +00:00
|
|
|
struct mbuf *fmp;
|
|
|
|
struct mbuf *lmp;
|
2002-06-03 22:30:51 +00:00
|
|
|
|
|
|
|
/* Misc stats maintained by the driver */
|
2006-02-15 08:39:50 +00:00
|
|
|
unsigned long mbuf_alloc_failed;
|
|
|
|
unsigned long mbuf_cluster_failed;
|
|
|
|
unsigned long no_tx_desc_avail1;
|
|
|
|
unsigned long no_tx_desc_avail2;
|
|
|
|
unsigned long no_tx_map_avail;
|
|
|
|
unsigned long no_tx_dma_setup;
|
2005-11-09 15:23:54 +00:00
|
|
|
unsigned long watchdog_events;
|
|
|
|
unsigned long rx_overruns;
|
2004-09-01 23:22:41 +00:00
|
|
|
|
|
|
|
/* Used in for 82547 10Mb Half workaround */
|
|
|
|
#define EM_PBA_BYTES_SHIFT 0xA
|
|
|
|
#define EM_TX_HEAD_ADDR_SHIFT 7
|
|
|
|
#define EM_PBA_TX_MASK 0xFFFF0000
|
2006-02-15 08:39:50 +00:00
|
|
|
#define EM_FIFO_HDR 0x10
|
2004-09-01 23:22:41 +00:00
|
|
|
|
2006-02-15 08:39:50 +00:00
|
|
|
#define EM_82547_PKT_THRESH 0x3e0
|
2004-09-01 23:22:41 +00:00
|
|
|
|
2006-02-15 08:39:50 +00:00
|
|
|
uint32_t tx_fifo_size;
|
|
|
|
uint32_t tx_fifo_head;
|
|
|
|
uint32_t tx_fifo_head_addr;
|
|
|
|
uint64_t tx_fifo_reset_cnt;
|
|
|
|
uint64_t tx_fifo_wrk_cnt;
|
|
|
|
uint32_t tx_head_addr;
|
2003-03-21 21:47:31 +00:00
|
|
|
|
2003-08-27 21:52:37 +00:00
|
|
|
/* For 82544 PCIX Workaround */
|
2006-02-15 08:39:50 +00:00
|
|
|
boolean_t pcix_82544;
|
2003-11-14 18:02:25 +00:00
|
|
|
boolean_t in_detach;
|
2003-08-27 21:52:37 +00:00
|
|
|
|
2002-06-03 22:30:51 +00:00
|
|
|
struct em_hw_stats stats;
|
2001-12-02 07:37:17 +00:00
|
|
|
};
|
|
|
|
|
2006-10-28 08:11:07 +00:00
|
|
|
/* ******************************************************************************
|
|
|
|
* vendor_info_array
|
|
|
|
*
|
|
|
|
* This array contains the list of Subvendor/Subdevice IDs on which the driver
|
|
|
|
* should load.
|
|
|
|
*
|
|
|
|
* ******************************************************************************/
|
|
|
|
typedef struct _em_vendor_info_t {
|
|
|
|
unsigned int vendor_id;
|
|
|
|
unsigned int device_id;
|
|
|
|
unsigned int subvendor_id;
|
|
|
|
unsigned int subdevice_id;
|
|
|
|
unsigned int index;
|
|
|
|
} em_vendor_info_t;
|
|
|
|
|
|
|
|
|
|
|
|
struct em_buffer {
|
2006-10-31 16:19:21 +00:00
|
|
|
int next_eop; /* Index of the desc to watch */
|
2006-10-28 08:11:07 +00:00
|
|
|
struct mbuf *m_head;
|
|
|
|
bus_dmamap_t map; /* bus_dma map for packet */
|
|
|
|
};
|
|
|
|
|
|
|
|
/* For 82544 PCIX Workaround */
|
|
|
|
typedef struct _ADDRESS_LENGTH_PAIR
|
|
|
|
{
|
2006-10-31 15:00:14 +00:00
|
|
|
uint64_t address;
|
|
|
|
uint32_t length;
|
2006-10-28 08:11:07 +00:00
|
|
|
} ADDRESS_LENGTH_PAIR, *PADDRESS_LENGTH_PAIR;
|
|
|
|
|
|
|
|
typedef struct _DESCRIPTOR_PAIR
|
|
|
|
{
|
|
|
|
ADDRESS_LENGTH_PAIR descriptor[4];
|
2006-10-31 15:00:14 +00:00
|
|
|
uint32_t elements;
|
2006-10-28 08:11:07 +00:00
|
|
|
} DESC_ARRAY, *PDESC_ARRAY;
|
|
|
|
|
2003-10-10 23:14:21 +00:00
|
|
|
#define EM_LOCK_INIT(_sc, _name) \
|
|
|
|
mtx_init(&(_sc)->mtx, _name, MTX_NETWORK_LOCK, MTX_DEF)
|
|
|
|
#define EM_LOCK_DESTROY(_sc) mtx_destroy(&(_sc)->mtx)
|
|
|
|
#define EM_LOCK(_sc) mtx_lock(&(_sc)->mtx)
|
|
|
|
#define EM_UNLOCK(_sc) mtx_unlock(&(_sc)->mtx)
|
|
|
|
#define EM_LOCK_ASSERT(_sc) mtx_assert(&(_sc)->mtx, MA_OWNED)
|
2003-09-23 00:18:25 +00:00
|
|
|
|
2006-02-15 08:39:50 +00:00
|
|
|
#endif /* _EM_H_DEFINED_ */
|