Adds the first files from the RMI work with my re-work of their

intr_machdep.c to use updated interfaces etc. More coming.. and
some day it may compile ;-)
This commit is contained in:
Randall Stewart 2009-10-15 21:05:09 +00:00
parent 3f907e3338
commit 8f28855b07
3 changed files with 209 additions and 0 deletions

24
sys/mips/rmi/files.xlr Normal file
View File

@ -0,0 +1,24 @@
# $FreeBSD$
mips/rmi/xlr_boot1_console.c standard
mips/rmi/xlr_machdep.c standard
#mips/rmi/clock.c standard
mips/rmi/iodi.c standard
mips/rmi/msgring.c standard
mips/rmi/msgring_xls.c standard
mips/rmi/board.c standard
mips/rmi/on_chip.c standard
mips/rmip/intr_machdep.c standard
mips/rmi/xlr_i2c.c optional iic
mips/rmi/uart_bus_xlr_iodi.c optional uart
mips/rmi/uart_cpu_mips_xlr.c optional uart
mips/rmi/perfmon_kern.c optional xlr_perfmon
mips/rmi/perfmon_percpu.c optional xlr_perfmon
mips/rmi/pcibus.c optional pci
mips/rmi/xlr_pci.c optional pci
mips/rmi/xls_ehci.c optional usb ehci
dev/rmi/xlr/rge.c optional rge
dev/iicbus/xlr_rtc.c optional xlr_rtc
dev/iicbus/xlr_temperature.c optional xlr_temperature
dev/iicbus/xlr_eeprom.c optional xlr_eeprom
dev/rmi/sec/rmisec.c optional rmisec
dev/rmi/sec/rmilib.c optional rmisec

175
sys/mips/rmi/intr_machdep.c Normal file
View File

@ -0,0 +1,175 @@
/*-
* Copyright (c) 2006 Fill this file and put your name here
* Copyright (c) 2002-2004 Juli Mallett <jmallett@FreeBSD.org>
* All rights reserved.
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions
* are met:
* 1. Redistributions of source code must retain the above copyright
* notice, this list of conditions, and the following disclaimer,
* without modification, immediately at the beginning of the file.
* 2. The name of the author may not be used to endorse or promote products
* derived from this software without specific prior written permission.
*
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
* ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR
* ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
* SUCH DAMAGE.
*
*/
#include <sys/cdefs.h>
__FBSDID("$FreeBSD$");
#include <sys/param.h>
#include <sys/systm.h>
#include <sys/bus.h>
#include <sys/interrupt.h>
#include <sys/kernel.h>
#include <machine/cpu.h>
#include <machine/cpufunc.h>
#include <machine/cpuinfo.h>
#include <machine/cpuregs.h>
#include <machine/frame.h>
#include <machine/intr_machdep.h>
#include <machine/md_var.h>
#include <machine/trap.h>
#include <machine/hwfunc.h>
#include <machine/intrcnt.h>
struct mips_intrhand mips_intr_handlers[XLR_MAX_INTR];
static void
mips_mask_hard_irq(void *source)
{
uintptr_t irq = (uintptr_t)source;
write_c0_eimr64(read_c0_eimr64() & ~(1ULL<<irq));
}
static void
mips_unmask_hard_irq(void *source)
{
uintptr_t irq = (uintptr_t)source;
write_c0_eimr64(read_c0_eimr64() | (1ULL<<irq));
}
void
cpu_establish_hardintr(const char *name, driver_filter_t *filt,
void (*handler)(void*), void *arg, int irq, int flags, void **cookiep)
{
struct mips_intrhand *mih; /* descriptor for the IRQ */
struct intr_event *ie; /* descriptor for the IRQ */
int errcode;
if (intr < 0 || intr > XLR_MAX_INTR)
panic("%s called for unknown hard intr %d", __func__, intr);
/* FIXME locking - not needed now, because we do this only on startup from
CPU0 */
mih = &mips_intr_handlers[irq];
mih->cntp = &intrcnt[irq];
ie = mih->mih_event;
if (ie == NULL) {
errcode = intr_event_create(&event, (void *)(uintptr_t)irq, 0,
irq, mips_mask_hard_irq, mips_unmask_hard_irq,
NULL, NULL, "hard intr%d:", irq);
if (errcode) {
printf("Could not create event for intr %d\n", irq);
return;
}
}
intr_event_add_handler(event, name, filt, handler, arg,
intr_priority(flags), flags, cookiep);
mih->mih_event = ie;
mips_unmask_hard_irq((void*)(uintptr_t)irq);
}
void
cpu_establish_softintr(const char *name, driver_filter_t *filt,
void (*handler)(void*), void *arg, int irq, int flags,
void **cookiep)
{
/* we don't separate them into soft/hard like other mips */
cpu_establish_hardintr(name, filt, handler, arg, intr, flags, cookiep);
}
void
cpu_intr(struct trapframe *tf)
{
struct mips_intrhand *mih;
struct intr_handler *ih;
struct intr_event *ie;
register_t eirr;
int i, thread, error;
critical_enter();
eirr = read_c0_eirr64();
if (eirr == 0) {
critical_exit();
return;
}
/* No need to clear the EIRR here. the handler is gonna
* write to compare which clears eirr also
*/
if (eirr & (1 << IRQ_TIMER)) {
count_compare_clockhandler(tf);
critical_exit();
return;
}
/* FIXME sched pin >? LOCK>? */
for(i = sizeof(eirr)*8 - 1; i>=0; i--) {
if ((eirr & 1ULL<<i) == 0)
continue;
#ifdef SMP
/* These are reserved interrupts */
if((i == IPI_AST) || (i == IPI_RENDEZVOUS) || (i == IPI_STOP)
|| (i == IPI_SMP_CALL_FUNCTION)) {
write_c0_eirr64(1ULL << i);
pic_ack(i);
smp_handle_ipi(tf, i);
pic_delayed_ack(i);
continue;
}
#ifdef XLR_PERFMON
if (i == IPI_PERFMON) {
write_c0_eirr64(1ULL << i);
pic_ack(i);
xlr_perfmon_sampler(NULL);
pic_delayed_ack(i);
continue;
}
#endif
#endif
mih = &mips_intr_handlers[i];
atomic_add_long(mih->cntp, 1);
ie = mih->mih_event;
write_c0_eirr64(1ULL << i);
if (!ie || TAILQ_EMPTY(&ie->ie_handlers)) {
printf("stray interrupt %d\n", i);
continue;
}
if (intr_event_handle(ie, tf) != 0) {
printf("stray %s interrupt %d\n",
hard ? "hard" : "soft", i);
}
}
critical_exit();
}

10
sys/mips/rmi/std.xlr Normal file
View File

@ -0,0 +1,10 @@
# $FreeBSD$
files "../xlr/files.xlr"
#
# XXXMIPS: It's a stub, isn't it?
#
cpu CPU_MIPSXLR
option NOFPU
# Kludge for now
options TARGET_XLR_XLS