2014-04-29 17:48:57 +00:00
|
|
|
/*-
|
|
|
|
* Copyright (c) 2013 Thomas Skibo. All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in the
|
|
|
|
* documentation and/or other materials provided with the distribution.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
|
|
|
|
* IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
|
|
|
|
* OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
|
|
|
* IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
|
|
|
* NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
|
|
|
* THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*/
|
|
|
|
|
2017-06-03 19:11:32 +00:00
|
|
|
#include "opt_platform.h"
|
|
|
|
|
2014-04-29 17:48:57 +00:00
|
|
|
#include <sys/cdefs.h>
|
|
|
|
__FBSDID("$FreeBSD$");
|
|
|
|
#include <sys/param.h>
|
|
|
|
#include <sys/systm.h>
|
|
|
|
#include <sys/bus.h>
|
|
|
|
#include <sys/lock.h>
|
|
|
|
#include <sys/mutex.h>
|
|
|
|
#include <sys/smp.h>
|
|
|
|
|
2015-04-04 23:03:11 +00:00
|
|
|
#include <vm/vm.h>
|
|
|
|
#include <vm/pmap.h>
|
|
|
|
|
2016-02-05 14:57:41 +00:00
|
|
|
#include <machine/cpu.h>
|
2014-04-29 17:48:57 +00:00
|
|
|
#include <machine/smp.h>
|
|
|
|
#include <machine/fdt.h>
|
|
|
|
#include <machine/intr.h>
|
2017-06-03 19:11:32 +00:00
|
|
|
#include <machine/platformvar.h>
|
2014-04-29 17:48:57 +00:00
|
|
|
|
2017-06-03 19:11:32 +00:00
|
|
|
#include <arm/xilinx/zy7_mp.h>
|
2014-04-29 17:48:57 +00:00
|
|
|
#include <arm/xilinx/zy7_reg.h>
|
|
|
|
|
|
|
|
#define ZYNQ7_CPU1_ENTRY 0xfffffff0
|
|
|
|
|
2015-01-16 19:49:10 +00:00
|
|
|
#define SCU_CONTROL_REG 0xf8f00000
|
|
|
|
#define SCU_CONTROL_ENABLE (1 << 0)
|
|
|
|
|
2014-04-29 17:48:57 +00:00
|
|
|
void
|
2017-06-03 19:11:32 +00:00
|
|
|
zynq7_mp_setmaxid(platform_t plat)
|
2014-04-29 17:48:57 +00:00
|
|
|
{
|
|
|
|
|
|
|
|
mp_maxid = 1;
|
2015-11-08 14:26:50 +00:00
|
|
|
mp_ncpus = 2;
|
2014-04-29 17:48:57 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void
|
2017-06-03 19:11:32 +00:00
|
|
|
zynq7_mp_start_ap(platform_t plat)
|
2014-04-29 17:48:57 +00:00
|
|
|
{
|
2015-01-16 19:49:10 +00:00
|
|
|
bus_space_handle_t scu_handle;
|
2014-04-29 17:48:57 +00:00
|
|
|
bus_space_handle_t ocm_handle;
|
2015-01-16 19:49:10 +00:00
|
|
|
uint32_t scu_ctrl;
|
|
|
|
|
|
|
|
/* Map in SCU control register. */
|
|
|
|
if (bus_space_map(fdtbus_bs_tag, SCU_CONTROL_REG, 4,
|
|
|
|
0, &scu_handle) != 0)
|
|
|
|
panic("platform_mp_start_ap: Couldn't map SCU config reg\n");
|
|
|
|
|
|
|
|
/* Set SCU enable bit. */
|
|
|
|
scu_ctrl = bus_space_read_4(fdtbus_bs_tag, scu_handle, 0);
|
|
|
|
scu_ctrl |= SCU_CONTROL_ENABLE;
|
|
|
|
bus_space_write_4(fdtbus_bs_tag, scu_handle, 0, scu_ctrl);
|
|
|
|
|
|
|
|
bus_space_unmap(fdtbus_bs_tag, scu_handle, 4);
|
2014-04-29 17:48:57 +00:00
|
|
|
|
|
|
|
/* Map in magic location to give entry address to CPU1. */
|
|
|
|
if (bus_space_map(fdtbus_bs_tag, ZYNQ7_CPU1_ENTRY, 4,
|
|
|
|
0, &ocm_handle) != 0)
|
|
|
|
panic("platform_mp_start_ap: Couldn't map OCM\n");
|
|
|
|
|
|
|
|
/* Write start address for CPU1. */
|
|
|
|
bus_space_write_4(fdtbus_bs_tag, ocm_handle, 0,
|
|
|
|
pmap_kextract((vm_offset_t)mpentry));
|
|
|
|
|
2015-01-16 19:49:10 +00:00
|
|
|
bus_space_unmap(fdtbus_bs_tag, ocm_handle, 4);
|
|
|
|
|
2014-04-29 17:48:57 +00:00
|
|
|
/*
|
2015-01-16 19:49:10 +00:00
|
|
|
* The SCU is enabled above but I think the second CPU doesn't
|
2014-04-29 17:48:57 +00:00
|
|
|
* turn on filtering until after the wake-up below. I think that's why
|
|
|
|
* things don't work if I don't put these cache ops here. Also, the
|
|
|
|
* magic location, 0xfffffff0, isn't in the SCU's filtering range so it
|
|
|
|
* needs a write-back too.
|
|
|
|
*/
|
2016-02-05 14:57:41 +00:00
|
|
|
dcache_wbinv_poc_all();
|
2014-04-29 17:48:57 +00:00
|
|
|
|
|
|
|
/* Wake up CPU1. */
|
2016-10-06 13:18:18 +00:00
|
|
|
dsb();
|
|
|
|
sev();
|
2014-04-29 17:48:57 +00:00
|
|
|
}
|