2018-01-08 13:35:34 +00:00
|
|
|
/* SPDX-License-Identifier: BSD-3-Clause
|
2016-11-29 16:18:42 +00:00
|
|
|
*
|
2018-01-08 13:35:34 +00:00
|
|
|
* Copyright (c) 2012-2018 Solarflare Communications Inc.
|
|
|
|
* All rights reserved.
|
2016-11-29 16:18:42 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include "efx.h"
|
|
|
|
#include "efx_impl.h"
|
2016-11-29 16:18:56 +00:00
|
|
|
#if EFSYS_OPT_MON_MCDI
|
|
|
|
#include "mcdi_mon.h"
|
|
|
|
#endif
|
2016-11-29 16:18:42 +00:00
|
|
|
|
|
|
|
#if EFSYS_OPT_HUNTINGTON
|
|
|
|
|
|
|
|
#include "ef10_tlv_layout.h"
|
|
|
|
|
|
|
|
static __checkReturn efx_rc_t
|
|
|
|
hunt_nic_get_required_pcie_bandwidth(
|
|
|
|
__in efx_nic_t *enp,
|
|
|
|
__out uint32_t *bandwidth_mbpsp)
|
|
|
|
{
|
|
|
|
uint32_t port_modes;
|
|
|
|
uint32_t bandwidth;
|
|
|
|
efx_rc_t rc;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* On Huntington, the firmware may not give us the current port mode, so
|
|
|
|
* we need to go by the set of available port modes and assume the most
|
|
|
|
* capable mode is in use.
|
|
|
|
*/
|
|
|
|
|
2018-09-10 09:33:18 +00:00
|
|
|
if ((rc = efx_mcdi_get_port_modes(enp, &port_modes,
|
|
|
|
NULL, NULL)) != 0) {
|
2016-11-29 16:18:42 +00:00
|
|
|
/* No port mode info available */
|
|
|
|
bandwidth = 0;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
2018-02-20 07:34:21 +00:00
|
|
|
if (port_modes & (1U << TLV_PORT_MODE_40G_40G)) {
|
2016-11-29 16:18:42 +00:00
|
|
|
/*
|
|
|
|
* This needs the full PCIe bandwidth (and could use
|
|
|
|
* more) - roughly 64 Gbit/s for 8 lanes of Gen3.
|
|
|
|
*/
|
|
|
|
if ((rc = efx_nic_calculate_pcie_link_bandwidth(8,
|
|
|
|
EFX_PCIE_LINK_SPEED_GEN3, &bandwidth)) != 0)
|
|
|
|
goto fail1;
|
|
|
|
} else {
|
2018-02-20 07:34:21 +00:00
|
|
|
if (port_modes & (1U << TLV_PORT_MODE_40G)) {
|
2018-09-24 13:50:25 +00:00
|
|
|
bandwidth = 40000;
|
2018-02-20 07:34:21 +00:00
|
|
|
} else if (port_modes & (1U << TLV_PORT_MODE_10G_10G_10G_10G)) {
|
2018-09-24 13:50:25 +00:00
|
|
|
bandwidth = 4 * 10000;
|
2016-11-29 16:18:42 +00:00
|
|
|
} else {
|
|
|
|
/* Assume two 10G ports */
|
2018-09-24 13:50:25 +00:00
|
|
|
bandwidth = 2 * 10000;
|
2016-11-29 16:18:42 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
out:
|
|
|
|
*bandwidth_mbpsp = bandwidth;
|
|
|
|
|
|
|
|
return (0);
|
|
|
|
|
|
|
|
fail1:
|
|
|
|
EFSYS_PROBE1(fail1, efx_rc_t, rc);
|
|
|
|
|
|
|
|
return (rc);
|
|
|
|
}
|
|
|
|
|
|
|
|
__checkReturn efx_rc_t
|
|
|
|
hunt_board_cfg(
|
|
|
|
__in efx_nic_t *enp)
|
|
|
|
{
|
|
|
|
efx_nic_cfg_t *encp = &(enp->en_nic_cfg);
|
|
|
|
efx_port_t *epp = &(enp->en_port);
|
|
|
|
uint32_t sysclk, dpcpu_clk;
|
|
|
|
uint32_t bandwidth;
|
|
|
|
efx_rc_t rc;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Enable firmware workarounds for hardware errata.
|
|
|
|
* Expected responses are:
|
|
|
|
* - 0 (zero):
|
|
|
|
* Success: workaround enabled or disabled as requested.
|
|
|
|
* - MC_CMD_ERR_ENOSYS (reported as ENOTSUP):
|
|
|
|
* Firmware does not support the MC_CMD_WORKAROUND request.
|
|
|
|
* (assume that the workaround is not supported).
|
|
|
|
* - MC_CMD_ERR_ENOENT (reported as ENOENT):
|
|
|
|
* Firmware does not support the requested workaround.
|
|
|
|
* - MC_CMD_ERR_EPERM (reported as EACCES):
|
|
|
|
* Unprivileged function cannot enable/disable workarounds.
|
|
|
|
*
|
|
|
|
* See efx_mcdi_request_errcode() for MCDI error translations.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* If the bug35388 workaround is enabled, then use an indirect access
|
|
|
|
* method to avoid unsafe EVQ writes.
|
|
|
|
*/
|
|
|
|
rc = efx_mcdi_set_workaround(enp, MC_CMD_WORKAROUND_BUG35388, B_TRUE,
|
|
|
|
NULL);
|
|
|
|
if ((rc == 0) || (rc == EACCES))
|
|
|
|
encp->enc_bug35388_workaround = B_TRUE;
|
|
|
|
else if ((rc == ENOTSUP) || (rc == ENOENT))
|
|
|
|
encp->enc_bug35388_workaround = B_FALSE;
|
|
|
|
else
|
2018-02-20 07:34:10 +00:00
|
|
|
goto fail1;
|
2016-11-29 16:18:42 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* If the bug41750 workaround is enabled, then do not test interrupts,
|
|
|
|
* as the test will fail (seen with Greenport controllers).
|
|
|
|
*/
|
|
|
|
rc = efx_mcdi_set_workaround(enp, MC_CMD_WORKAROUND_BUG41750, B_TRUE,
|
|
|
|
NULL);
|
|
|
|
if (rc == 0) {
|
|
|
|
encp->enc_bug41750_workaround = B_TRUE;
|
|
|
|
} else if (rc == EACCES) {
|
|
|
|
/* Assume a controller with 40G ports needs the workaround. */
|
|
|
|
if (epp->ep_default_adv_cap_mask & EFX_PHY_CAP_40000FDX)
|
|
|
|
encp->enc_bug41750_workaround = B_TRUE;
|
|
|
|
else
|
|
|
|
encp->enc_bug41750_workaround = B_FALSE;
|
|
|
|
} else if ((rc == ENOTSUP) || (rc == ENOENT)) {
|
|
|
|
encp->enc_bug41750_workaround = B_FALSE;
|
|
|
|
} else {
|
2018-02-20 07:34:10 +00:00
|
|
|
goto fail2;
|
2016-11-29 16:18:42 +00:00
|
|
|
}
|
|
|
|
if (EFX_PCI_FUNCTION_IS_VF(encp)) {
|
|
|
|
/* Interrupt testing does not work for VFs. See bug50084. */
|
|
|
|
encp->enc_bug41750_workaround = B_TRUE;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Get clock frequencies (in MHz). */
|
|
|
|
if ((rc = efx_mcdi_get_clock(enp, &sysclk, &dpcpu_clk)) != 0)
|
2019-06-10 07:38:16 +00:00
|
|
|
goto fail3;
|
2016-11-29 16:18:42 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* The Huntington timer quantum is 1536 sysclk cycles, documented for
|
|
|
|
* the EV_TMR_VAL field of EV_TIMER_TBL. Scale for MHz and ns units.
|
|
|
|
*/
|
|
|
|
encp->enc_evq_timer_quantum_ns = 1536000UL / sysclk; /* 1536 cycles */
|
|
|
|
if (encp->enc_bug35388_workaround) {
|
|
|
|
encp->enc_evq_timer_max_us = (encp->enc_evq_timer_quantum_ns <<
|
|
|
|
ERF_DD_EVQ_IND_TIMER_VAL_WIDTH) / 1000;
|
|
|
|
} else {
|
|
|
|
encp->enc_evq_timer_max_us = (encp->enc_evq_timer_quantum_ns <<
|
|
|
|
FRF_CZ_TC_TIMER_VAL_WIDTH) / 1000;
|
|
|
|
}
|
|
|
|
|
|
|
|
encp->enc_bug61265_workaround = B_FALSE; /* Medford only */
|
|
|
|
|
2018-09-10 09:33:21 +00:00
|
|
|
/* Checksums for TSO sends can be incorrect on Huntington. */
|
|
|
|
encp->enc_bug61297_workaround = B_TRUE;
|
|
|
|
|
2019-02-07 16:29:25 +00:00
|
|
|
encp->enc_ev_desc_size = EF10_EVQ_DESC_SIZE;
|
2019-02-07 16:29:24 +00:00
|
|
|
encp->enc_rx_desc_size = EF10_RXQ_DESC_SIZE;
|
2019-02-07 16:29:23 +00:00
|
|
|
encp->enc_tx_desc_size = EF10_TXQ_DESC_SIZE;
|
|
|
|
|
2016-11-29 16:18:42 +00:00
|
|
|
/* Alignment for receive packet DMA buffers */
|
|
|
|
encp->enc_rx_buf_align_start = 1;
|
|
|
|
encp->enc_rx_buf_align_end = 64; /* RX DMA end padding */
|
|
|
|
|
2019-02-07 16:29:13 +00:00
|
|
|
encp->enc_evq_max_nevs = EF10_EVQ_MAXNEVS;
|
|
|
|
encp->enc_evq_min_nevs = EF10_EVQ_MINNEVS;
|
|
|
|
|
2019-02-07 16:29:12 +00:00
|
|
|
encp->enc_rxq_max_ndescs = EF10_RXQ_MAXNDESCS;
|
|
|
|
encp->enc_rxq_min_ndescs = EF10_RXQ_MINNDESCS;
|
|
|
|
|
2016-11-29 16:18:42 +00:00
|
|
|
/*
|
|
|
|
* The workaround for bug35388 uses the top bit of transmit queue
|
|
|
|
* descriptor writes, preventing the use of 4096 descriptor TXQs.
|
|
|
|
*/
|
2019-02-07 16:29:11 +00:00
|
|
|
encp->enc_txq_max_ndescs = encp->enc_bug35388_workaround ?
|
|
|
|
HUNT_TXQ_MAXNDESCS_BUG35388_WORKAROUND :
|
|
|
|
HUNT_TXQ_MAXNDESCS;
|
2019-02-07 16:29:10 +00:00
|
|
|
encp->enc_txq_min_ndescs = EF10_TXQ_MINNDESCS;
|
2016-11-29 16:18:42 +00:00
|
|
|
|
2018-02-20 07:33:26 +00:00
|
|
|
EFX_STATIC_ASSERT(HUNT_PIOBUF_NBUFS <= EF10_MAX_PIOBUF_NBUFS);
|
2016-11-29 16:18:42 +00:00
|
|
|
encp->enc_piobuf_limit = HUNT_PIOBUF_NBUFS;
|
|
|
|
encp->enc_piobuf_size = HUNT_PIOBUF_SIZE;
|
|
|
|
encp->enc_piobuf_min_alloc_size = HUNT_MIN_PIO_ALLOC_SIZE;
|
|
|
|
|
|
|
|
if ((rc = hunt_nic_get_required_pcie_bandwidth(enp, &bandwidth)) != 0)
|
2019-06-10 07:38:16 +00:00
|
|
|
goto fail4;
|
2016-11-29 16:18:42 +00:00
|
|
|
encp->enc_required_pcie_bandwidth_mbps = bandwidth;
|
|
|
|
|
|
|
|
/* All Huntington devices have a PCIe Gen3, 8 lane connector */
|
|
|
|
encp->enc_max_pcie_link_gen = EFX_PCIE_LINK_SPEED_GEN3;
|
|
|
|
|
|
|
|
return (0);
|
|
|
|
|
|
|
|
fail4:
|
|
|
|
EFSYS_PROBE(fail4);
|
|
|
|
fail3:
|
|
|
|
EFSYS_PROBE(fail3);
|
|
|
|
fail2:
|
|
|
|
EFSYS_PROBE(fail2);
|
|
|
|
fail1:
|
|
|
|
EFSYS_PROBE1(fail1, efx_rc_t, rc);
|
|
|
|
|
|
|
|
return (rc);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
#endif /* EFSYS_OPT_HUNTINGTON */
|